# **ARTICLE IN PRESS**

Current Opinion in Solid State and Materials Science xxx (2011) xxx-xxx



Review

Contents lists available at ScienceDirect

Current Opinion in Solid State and Materials Science

journal homepage: www.elsevier.com/locate/cossms

# solid state & materials science

# Interfacial chemistry of oxides on $In_xGa_{(1-x)}As$ and implications for MOSFET applications

# C.L. Hinkle<sup>a</sup>, E.M. Vogel<sup>a</sup>, P.D. Ye<sup>b</sup>, R.M. Wallace<sup>a,\*</sup>

<sup>a</sup> Department of Materials Science and Engineering, University of Texas at Dallas, Richardson, TX 75044, USA <sup>b</sup> School of Electrical and Computer Engineering and Birck Nanotechnology Center, Purdue University, West Lafayette, IN 47907, USA

#### ARTICLE INFO

Article history: Received 29 November 2010 Accepted 26 April 2011 Available online xxxx

Keywords: Torsional buckling Flexural buckling Semi-analytical finite strip method Open sections Cruciform sections FRP composite columns

#### ABSTRACT

The prospect of enhanced device performance from III-V materials has been recognized for at least 50 years, and yet, relative to the phenomenal size of the Si-based IC industry, these materials fulfilled only specific niches and were often referred to as "the material of the future" [1]. A key restriction enabling widespread use of III-V materials is the lack of a high quality, natural insulator for III-V substrates like that available for the SiO<sub>2</sub>/Si materials system [2]. The prospect of impending scaling challenges for technologies based on silicon metal oxide semiconductor field effect transistor (MOSFET) devices has brought renewed focus on the use of alternate surface channel materials from the III-V compound semiconductor family. The performance of the traditional MOSFET device structure is dominated by defects at the semiconductor/oxide interface, which in turn requires a high quality semiconductor surface. In this review, reflecting the authors' current opinion, the recent progress in the understanding of the dielectric/III-V interface is summarized, particularly in regard to the interfacial chemistry that impacts the resultant electrical behavior observed. The first section summarizes the nature of the oxidation states of surface oxides on  $In_xGa_{1-x}As$ . Then the atomic layer deposition of such oxides on the  $In_xGa_{1-x}As$  surface is summarized in view of the interfacial chemical reactions employed. Finally the resultant electrical properties observed are examined, including the effects of substrate orientation. Portions of this review have been published previously [3,4].

© 2011 Elsevier Ltd. All rights reserved.

#### 1. $In_xGa_{(1-x)}$ As semiconductors and their oxides

Work on gate dielectrics for GaAs MOSFETs extends into the 1960s [5], with the relative complexity of the capacitance–voltage behavior recognized early on for a number of substrate orientations [6]. The early work on gate dielectrics for GaAs entailed studies of surface oxidation through chemical, thermal, anodic, and sputter deposition methods [7,8]. Fundamental studies on the effects of GaAs surface oxidation and the resultant interface states were also reported, highlighting the effects of Fermi level pinning [9]. The prospects and challenges for InGaAs MOSFETs have also been previously summarized [10]. However, with the introduction of atomic layer deposition (ALD) into Si-based IC fabrication for high-k gate dielectric applications [11], a new vista of gate dielectric material choices are now available for consideration in III–V devices.

As  $\ln_x \text{Ga}_{(1-x)}$ As alloys have a bandgap of  $(0.36 \leq E_g \leq 1.42 \text{ eV})$ and  $E_g \geq 14 \text{ kT}$ , these alloys are potentially suitable for many applications with power supply operating voltages  $\leq 0.5 \text{ V}$  envisioned for short gate lengths ( $L_g \leq 20 \text{ nm}$ ), such as low stand-by power applications. Alloys with an In content greater than 50% are of particular interest for NMOS applications as the bulk electron mobility is very high ( $\sim 10^4 \text{ cm}^2/\text{Vs}$ ) relative to Si ( $\sim 10^3 \text{ cm}^2/\text{Vs}$ ), thus potentially enabling high performance surface channel devices. With the possibility of leveraging existing Si-fabrication investments, interest in the (1 0 0) orientation of these materials is particularly acute and lattice-matched epitaxial growth schemes have been recently demonstrated for In<sub>x</sub>Ga<sub>1-x</sub>As devices with an underlying Si(1 0 0) substrate [12,13].

High quality InGaAs is typically grown on various III–V substrates such as GaAs, InP and InAs using epitaxial techniques. The desired indium concentration dictates the substrate choice due to defects such as misfit dislocations. Since the indium atom is larger than gallium, the maximum indium concentration that can be grown on GaAs is limited by strain arising from lattice constant mismatch between the substrate and the InGaAs layer. Replacing 20% of the gallium with indium allows for the growth of a high quality, 20 nm thick In<sub>0.2</sub>Ga<sub>0.8</sub>As channel relatively free of misfit dislocations and other defects. Higher content In channels can be achieved through epitaxial growth on substrates with better lattice matching parameters, such as InP.

The viability of field effect electronic devices made of III–V compound semiconductors has long been hindered by the presence of

<sup>\*</sup> Corresponding author. Tel.: +1 972 883 6638; fax: +1 972 883 6629. *E-mail address:* rmwallace@utdallas.edu (R.M. Wallace).

<sup>1359-0286/\$ -</sup> see front matter  $\odot$  2011 Elsevier Ltd. All rights reserved. doi:10.1016/j.cossms.2011.04.005

defects at the interface between the semiconductor and gate insulator. Despite having been studied in great detail for more than 30 years, these interfaces and the identification of the bonding configurations that cause the defects has remained challenging [14– 17]. In contrast, this issue has been acceptably solved in well established Si-based MOSFETs since the 1960s, and is largely due to the superior thermally grown oxide for Si, viz. SiO<sub>2</sub>, which forms an interface that can be rendered with an acceptably low (midgap) interface state density  $(D_{it} \cong 5 \times 10^{10}/\text{cm}^2 \text{ eV} \text{ for } \text{SiO}_2/\text{Si}(100))$ after exposure to hydrogen from, for example, forming gas anneals [18-22]. Problems with MOS devices on GaAs and InGaAs, including frequency dispersion of capacitance and sub-optimal electron mobility, have been attributed to a number of different native surface species including Ga-O bonds, As-O bonds, elemental As, and As and Ga anti-sites [23-25]. An understanding of the specific bonding configurations that arise on III-V semiconductors has great implications for the electronics industry contemplating the move away from Si-channel devices to those with higher mobility, such as  $In_xGa_{1-x}As$ .

The  $\ln_x Ga_{(1-x)}As$  alloy exhibits a variety of surface reconstructions [26]. Since the In–As bond is slightly weaker, free indium and arsenic is readily created on the surface. At temperatures higher than 500 °C, preferential desorption of As<sub>2</sub> is observed leading to the  $(2 \times 4)$  reconstruction changing to a  $(4 \times 2)$  indium rich surface. In order to observe the  $(4 \times 4)$  enriched-As surface reconstruction, one must maintain temperatures below 380 °C. Recent atomic resolution scanning tunneling microscopy studies of the  $(2 \times 4)$  reconstruction indicate that the defect density is larger for  $\ln_{0.53}Ga_{0.47}As(1 \, 0 \, 0)$  in comparison to  $\ln As(1 \, 0 \, 0)$  [27].

Even at temperatures lower than 500 °C, the surface composition can be manipulated through vacuum annealing as well as exposure to atomic hydrogen under UHV conditions. The loss of indium is reported using in situ X-ray photoelectron spectroscopy (XPS) analysis [28]. Fig. 1 shows the Ga3d/In4d region of the XPS spectrum with various atomic hydrogen exposures. This loss is attributed to the formation of volatile hydrides at these conditions. It is seen that As-oxides and Ga-oxides on the surface can be readily reduced from vacuum annealing and/or exposure to atomic hydrogen [29]. The loss of surface indium is accompanied by the narrowing of indium features in the XPS spectrum. Fig. 1c illustrates this change as the In3d peak, obtained after a protective As-cap is desorbed (blue curve), narrows following 30 (red) and 90 (black) minute exposures to atomic hydrogen. The exact chemical state responsible for this shoulder feature is not clear, but it does make the correct indium oxide peak assignment challenging as will be illustrated below.

In addition to the improvement in bulk electrical properties obtained by alloying GaAs with InAs, the  $In_xGa_{1-x}As$  surface offers distinct advantages in chemical behavior. Brammertz et al. [30] have shown a comparison of photoluminescence intensity measurements taken on GaAs vs. InGaAs interfaces with their respective native oxides. Their results indicate that replacing just 15% of Ga with In results in a reduction of the surface recombination velocity by an order of magnitude. These results indicate that InGaAs surfaces are expected to be easier to chemically passivate then GaAs. The use of photoluminescence as a tool to screen oxide/III–V materials systems has also been recently summarized [31].



**Fig. 1.** XPS spectra of  $In_{0.2}Ga_{0.8}As$  after annealing/exposure to atomic hydrogen produced by thermal cracking of  $H_2$ . (a) From the Ga and In features as well as the (b) As spectra, removal of surface oxides as well as In is detected. (c) The narrowing of the asymmetric In  $3d_{5/2}$  line is also evident. "AHT" = atomic hydrogen treatment [28]. Reprinted with permission, © 2008, American Institute of Physics.

#### 1.1. Stable oxidation states on $In_xGa_{(1-x)}As$

The stable oxides of  $In_xGa_{(1-x)}As$  include  $As_2O_3$ ,  $As_2O_5$ ,  $Ga_2O_3$ , Ga<sub>2</sub>O, In<sub>2</sub>O<sub>3</sub>, In<sub>2</sub>O, GaAsO<sub>4</sub>, and InAsO<sub>4</sub> [32]. Table 1 shows the Gibbs free energies [33] for the relevant bulk native oxides of In- $_x$ Ga<sub>(1-x)</sub>As. In discussing the relative stabilities of the As-oxides vs. In-oxides vs. Ga-oxides, a comparison of the Metal<sub>2</sub>O<sub>3</sub> states shows the trend that the As-oxides are the most unstable while the Ga-oxides are the most stable (this holds true for other oxidation states as well, e.g. Metal<sub>2</sub>O). While these trends may vary slightly for thin "surface only" oxides, the free energies of formation are a helpful guide in analyzing the progression of native oxides over a monolayer thick when exposed to elevated thermal budgets. Many of these stable oxides are therefore easily removed or converted to the more stable Ga oxides, in particular Ga<sub>2</sub>O<sub>3</sub>. The stability of this particular oxidation state makes it difficult to remove during typical chemical processing or relatively low temperature thermal desorption [34]. An in-depth study of the critical Gaoxides [35] is presented in the next section.

For GaAs (x = 0), the low temperature grown native oxide (Fig. 2) consists primarily of As 5+, As 3+, Ga 3+, and Ga 1+ oxida-

#### Table 1

List of stable InGaAs-oxides and their bulk oxide Gibbs free energies. Also shown are XPS core-level binding energies of the stable oxides. All binding energies observed by XPS are measured with respect to the semiconductor Fermi level. As such, exact peak positions must be adjusted to take doping concentration, charging, and band bending into consideration. Relative shifts such as the energy difference from the adventitious C 1s peak or shifts with respect to the bulk semiconductor peak are commonly used to determine chemical states rather than absolute binding energies.

| Oxide                                                                                                      | Gibbs free energy,<br>$\Delta G$ (kcal/mol)                                                        | XPS core-level binding energy (eV)                                                                                                                                                                                                    |  |  |
|------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| $\begin{array}{c} Ga_2O\\ Ga_2O_3\\ GaAsO_4\\ In_2O_3\\ InAsO_4\\ As_2O_3\\ As_2O_3\\ As_2O_5 \end{array}$ | -75.3 [33]<br>-238.6 [33]<br>-212.8 [33]<br>-198.6 [32]<br>-209.4 [32]<br>-137.7 [33]<br>-187 [33] | 1117.3 (2p3/2) [35], 19.6 (3d) [35]<br>1117.9 (2p3/2) [35], 20.2 (3d) [35]<br>1118.8 (2p3/2) [32], 21.1 (3d) [32]<br>444.7 (3d) [32]<br>445.3 (3d) [32]<br>1325.4 (2p3/2) [34], 43.7 (3d) [34]<br>1326.7 (2p3/2) [34], 45.0 (3d) [34] |  |  |

tion states in addition to a small amount of elemental As [36]. When the oxides are grown at higher temperature, or native/chemical oxides formed at low temperatures are subjected to an increased thermal budget, the composition of the oxide layer changes dramatically. As the Gibbs free energies predict, the less stable As-oxides become less prevalent as temperature increases eventually either evaporating away or being converted to the most stable oxide in this system  $Ga_2O_3$  [34]. As-O bonding can then be further reduced by a post-etch, in situ anneal in vacuum up to 450 °C. Analysis of the corresponding O1s region for the annealed surface reveals that the O concentration (intensity) for the etched surface and the annealed surface is comparable, indicating no significant loss of oxygen and therefore suggesting that bond conversion from As-O bonding to Ga-O bonding is favored with such treatments. For temperatures above 500 °C, As-oxide is below the level of detection as the oxide is almost completely Ga<sub>2</sub>O<sub>3</sub>. According to Eq. (1) [32],

$$As_2O_3 + 2GaAs \to Ga_2O_3 + 4As \tag{1}$$

there should also be elemental As created for these higher temperature oxides which is reported in most of the literature. As noted above, this elemental As is located primarily at the interface, although some portion may subsequently diffuse through the Ga<sub>2</sub>O<sub>3</sub> to form GaAsO<sub>4</sub>-like areas. Any As-oxides that may be formed via this elemental As diffusion to the surface is likely to be highly unstable and would therefore evaporate upon heating [37].

InAs (x = 1), despite having fundamentally the same phase diagram [38] as GaAs has a different oxide growth structure primarily due to the relative thermodynamic stabilities of the possible native oxides (Fig. 3). Whereas for GaAs, Ga<sub>2</sub>O<sub>3</sub> was the most stable of the possible oxides, for InAs the most stable compound is InAsO<sub>4</sub> [32]. Therefore, for thermally grown oxides above 350 °C, the oxide consists almost entirely of ternary InAsO<sub>4</sub> (although InAsO<sub>3</sub> has been suggested as a possibility as well) with minimal elemental As at the interface. For air-grown native oxides, the structure is similar to that of GaAs, with As 5+, As 3+, and In 3+ species present in XPS spectra.



**Fig. 2.** XPS core-level spectra showing the oxidation states of GaAs native oxide. Two states are observed for both As and Ga. Chemically etching the native oxide removes much of the oxide including all of the As 5+ oxidation state. Anneals at temperatures greater than 350 °C convert all remaining As-oxides to the most thermodynamically stable oxide in the system, Ga<sub>2</sub>O<sub>3</sub> [36]. As 0 denotes elemental As–As bonding. Reprinted with permission, © 2009, The Electrochemical Society.

C.L. Hinkle et al./Current Opinion in Solid State and Materials Science xxx (2011) xxx-xxx



Fig. 3. Phase diagrams for III-V based systems. The similarities between the arsenides and the antimonides is noted [38]. Reprinted with permission, © 1983, Elsevier.

The alloy compounds (0 < x < 1) of  $\ln_x Ga_{(1-x)}As$  exhibit oxides that are once again consistent with thermodynamic values of stable bulk oxides. Low temperature (air-grown) native oxides consist of a mixture of oxides of each of the substrate elements, As 5+, As 3+, In 3+, Ga 3+ and Ga 1+ as well as a small amount of elemental As. Increasing the thermal budget either by anneal or thermal oxidation removes the As-oxides while increasing the amount of Ga 3+ and In 3+ oxidation states. During this bond reconfiguration, the amount of oxygen that gets transferred to Ga appears to be greater than the amount transferred to In [39]. It is noted that since there is no detectable As oxide at higher temperatures on In-<sub>x</sub>Ga<sub>(1-x)</sub>As (up to at least x = 0.65), InAsO<sub>4</sub> is ruled out as a possible interfacial oxide in these systems. Additionally, as In content increases, the amount of air-grown  $Ga_2O_3$  decreases even when normalized to the lower Ga content of these compounds (i.e.,  $Ga_2O_3$ :GaAs decreases with increasing In content) [40]. This could be due to steric effects in which the increased size of the In atom reduces the available space for O to bond to the interfacial Ga atoms.

It is important to note a major complication with XPS studies of the In-oxides. The line-shape for In, even for a surface that has oxides below the limit of detection, can be asymmetric (Fig. 4) [41]. A useful curve fitting for this type of phenomenon is achieved by using a Doniach–Sunjic line-shape [42]. Using an incorrect lineshape for these spectra can, for example, lead to the misinterpretation of the presence or magnitude of the surface In-oxides.



Fig. 4. (a) XPS core-level spectrum showing the asymmetric line-shape of the In feature. This asymmetry is not caused by an oxide as the oxygen (b) is below detectable limits. See [34].



C.L. Hinkle et al./Current Opinion in Solid State and Materials Science xxx (2011) xxx-xxx

Fig. 5. XPS core-level spectra showing that oxide growth on GaAs does not depend on the semiconductor dopant. Ref. [46]. Reprinted with permission, © 2008, American Institute of Physics.

Exposure of the native oxides of  $\ln_x Ga_{(1-x)}As$  to chemical etches (notably HF and NH<sub>4</sub>OH) appears to result in the reduction of the As–O bond concentration as well. Particularly of note is the complete removal by this chemical treatment of the As 5+ oxidation state leaving the As 3+ state as the only As–O surface bond (Fig. 2) [43–45]. These etch solutions also reduce the amount of Ga-oxide, but much less efficiently than for the As-oxides.

A critical comparison of the native oxide chemistry on *n*-GaAs and p-GaAs has been recently conducted where chemically indistinguishable interfacial oxides were observed upon NH<sub>4</sub>OH etching and exposure to laboratory air and light, followed by Al<sub>2</sub>O<sub>3</sub> ALD deposition [46]. The background-subtracted, normalized XPS spectra of the two companion GaAs substrates with chemical treatment followed by a 12 min atmospheric exposure fully overlap, clearly showing that the surfaces exhibit the same bonding environment to within detectible limits (Fig. 5). The extent of oxidation on these samples is chemically identical to each other for an *n*-type and *p*-type substrate. This shows that there is no difference detected in the oxidation rate or chemical state of the *n*- or p-type substrates as long as they are exposed to identical conditions. Al<sub>2</sub>O<sub>3</sub> deposition on these same samples continues to show that *n*-type and *p*-type GaAs interfaces oxidize in identical manners. It is noted that the As 2p and Ga 2p spectra are very surface sensitive due to the binding energies of those core level electrons and are therefore particularly useful in analyzing interfacial oxides [41]. All other spectral ranges analyzed (Al 2p, As 3d, Ga 3d, C 1s) also show identical chemical states for both *n*-type and *p*type substrates.

#### 1.2. Ga-suboxides

Since the As-oxides can easily be removed with chemical or thermal treatment, the role of the most stable bound Ga native oxides, GaO<sub>x</sub>, is of particular interest. Throughout the analysis described above, it is clear that residual Ga-oxides appear to be present at some level. To clarify the role of Ga-oxides, several experiments were conducted to control the Ga oxidation states on GaAs and  $In_xGa_{(1-x)}As$  [35,36]. The accurate identification of the oxidation states of Ga is often thought to be limited to high photon intensity synchrotron photoelectron emission spectroscopy (PES) data and is usually only applied to the Ga 3d spectrum due to beam energy and monochrometer constraints. Nevertheless, such PES studies can provide superior depth resolution as the incident photon energy can be tuned so that the resultant photoelectron can have very low (<10 eV) kinetic energy. The study of this spectrum with typical laboratory-based X-ray sources results in energetic photoelectrons (photoelectron kinetic energy  $KE \approx 1465 \text{ eV}$ for an Al Ka X-ray source) resulting in a significant decrease in sensitivity to photoelectrons originating from the near surface region. In contrast, the Ga 2p spectrum (KE  $\approx$  369 eV) exhibits considerable surface sensitivity, but is notoriously difficult to deconvolve into individual chemical (oxidation) states due to the broad Gaussian widths of the peaks in conjunction with the proximity of the chemical state peak positions. Moreover, the Ga 2p extreme surface sensitivity makes ex situ studies difficult due to the ultra-thin films necessary for photoelectron transparency and the susceptibility of the film to spurious contamination and oxidation due to environ-



**Fig. 6.** (a) Ga 2*p* XPS spectrum for an As capped  $In_{0.53}Ga_{0.47}As$  substrate following thermal desorption of the As cap. An oxygen and carbon free surface is produced allowing precise measurement of the position (1116.7 eV) and FWHM of the bulk peak. All XPS fits included a Shirley background subtraction. (b) Ga 2*p* XPS spectrum of an  $In_{0.53}Ga_{0.47}As$  substrate following decapping and Ga<sub>2</sub>O deposition. Ref. [36]. Reprinted with permission, © 2009, The Electrochemical Society.

mental considerations. Such *ex situ* studies are common in conjunction with PES, as the dedicated beamline endstations with extensive *in situ* growth capabilities are sparse, and beam time constraints limit the ability to perform studies lasting many days or weeks on a single sample. However, the unambiguous identification of these bonding states is crucial in terms of the relation to potential defects at the interface with the III–V semiconductor. Therefore *in situ* laboratory-based XPS and *ex situ* synchrotron-based PES may be seen as having a strong complementary relationship in the study of this materials system.

As seen in Fig. 6a, *in situ* analysis of a thermally decapped InGaAs surface can provide a model binding energy reference (i.e. chemical state) and an associated linewidth for the Ga 2*p* spectra of the Ga–As bond unperturbed by spurious chemical contaminants. Analysis of other relevant photoelectron regions for this sample (*viz.* As, In, O, C – not shown) indicate that no oxidized species or spurious C is detected [36]. Similar results are obtained for hydrogen-cleaned or decapped GaAs surfaces as well.

Subsequent in situ room temperature exposure of the decapped InGaAs surface to a flux of molecular Ga<sub>2</sub>O (Fig. 6b) from a Ga<sub>2</sub>O<sub>3</sub> powder charge in an Ir effusion cell source [47-49] results in a photoelectron feature which is asymmetric and measurably broader than that for the freshly decapped surface. Moreover, only a small concomitant O 1s feature was detected from this sample and no As-O bonding or spurious C was detected (not shown). Utilizing the spectra for the freshly decapped surface as a model for the unperturbed Ga lineshape, the associated spectral fit was then applied to the Ga<sub>2</sub>O-exposed surface spectra, and it was determined that a minimum of two additional spectral features were required to fit the raw data with similar precision. The feature appearing at 0.55 eV above the bulk peak is therefore attributed to the Ga 1+ oxidation state, originating from Ga<sub>2</sub>O present on the surface, while a barely detectable feature at  ${\sim}1116.1\,\text{eV}$  is attributed to Ga-Ga bonding originating from the powder (rather than polycrystalline) source used in this experiment. Again, similar results are obtained for GaAs as well.

As noted above, higher oxidation states are seen on  $\ln_x Ga_{(1-x)}As$  surfaces as well. Ga–O bonds are known to exist in chemical states that manifest themselves with binding energies around 1–2 eV above the bulk Ga–As peak. Chemically treating a native oxide with NH<sub>4</sub>OH leaves a surface oxide that exhibits a large shoulder on the high binding energy side of the bulk peak. The accurate analysis of this spectrum requires two oxidation states of Ga, the Ga 1+ oxidation state (Ga<sub>2</sub>O) and the Ga 3+ oxidation state (Ga<sub>2</sub>O<sub>3</sub>) as shown in Fig. 7. Using the previously determined parameters for the bulk

peak and the Ga<sub>2</sub>O surface oxide, the peak position for the Ga 3+ oxidation state is determined and is found to be 1.2 eV above the bulk peak, precisely where photoelectron studies of Ga<sub>2</sub>O<sub>3</sub> powders place it [32]. There is also a higher binding energy state that is sometimes seen in the Ga 2*p* spectra which arises at 1.6 eV above the bulk peak and is seen only on samples with relatively thick oxides. Possible identities for this oxidation state include GaAsO<sub>4</sub>, Ga(AsO<sub>3</sub>)<sub>3</sub> as well as Ga(OH)<sub>3</sub> [32]. This state is removed easily with chemical treatment.

Deconvolution of the spectra after careful analysis of a number of *in situ* and *ex situ* surface preparations suggests that Ga-suboxides (Ga 1+:Ga<sub>2</sub>O) are likely stable on *all* substrates that have had any exposure to oxygen, hydroxyls, etc. despite its relatively high (less stable) Gibbs free energy. For example, the HF-last GaAs surface has residual Ga oxides on the surface, mainly Ga 3+ and Ga 1+ (Fig. 7). These states were deconvoluted using the control sample procedure outlined above. The suboxides are found specifically at the substrate interface [35] suggesting that the formation energies in this regime are not governed by bulk oxide values for up to one monolayer but rather are perturbed due to the other elements nearby. Such suboxide species have been previously identified as crucial for low defect densities in MBE-grown dielectrics on GaAs



**Fig. 7.** XPS core-level spectrum showing the two interfacial oxidation states of Ga. The suboxide is present for any surface exposed to oxygen or hydroxyls. See [4,35,36].

6

# **ARTICLE IN PRESS**

#### C.L. Hinkle et al./Current Opinion in Solid State and Materials Science xxx (2011) xxx-xxx

| Dielectric/substrate                     | Precursor                                                                                        | Vapor pressure [200] |        | Oxidizer/nitridizer | $T_{dep}$ (°C)                       | $T_{\max}$ (°C) | Ref.                                |           |
|------------------------------------------|--------------------------------------------------------------------------------------------------|----------------------|--------|---------------------|--------------------------------------|-----------------|-------------------------------------|-----------|
|                                          |                                                                                                  | 20 °C                | 100 °C | 200 °C              |                                      |                 |                                     |           |
| Al <sub>2</sub> O <sub>3</sub> /n-GaAs   | Al(CH <sub>3</sub> ) <sub>3</sub> [TMA]                                                          | 8.6                  | 315    | -                   | H <sub>2</sub> O                     | 300             | 600 O <sub>2</sub>                  | [102,103] |
| Al <sub>2</sub> O <sub>3</sub> /n-InGaAs | Al(CH <sub>3</sub> ) <sub>3</sub> [TMA]                                                          | 8.6                  | 315    | -                   | $H_2O$                               | 300             | 550 O <sub>2</sub>                  | [201]     |
| Al <sub>2</sub> O <sub>3</sub> /p-GaAs   | Al(CH3)3 [TMA]                                                                                   | 8.6                  | 315    | -                   | (CH <sub>3</sub> ) <sub>2</sub> CHOH | 400             | -                                   | [207]     |
| AlN/n-, p-InGaAs                         | Al(N(CH <sub>3</sub> ) <sub>2</sub> ) <sub>3</sub> [TDMA-Al]                                     |                      |        |                     | $NH_3$                               | 250             | 550 N <sub>2</sub>                  | [202]     |
| HfO2/p-InGaAs                            | HfCl <sub>4</sub>                                                                                | $10^{-6}$            | 0.006  | 5.1                 | $H_2O$                               | 320             | 500 O <sub>2</sub> , N <sub>2</sub> | [203]     |
| HfO <sub>2</sub> /n-InGaAs               | Hf(NCH <sub>3</sub> C <sub>2</sub> H <sub>5</sub> ) <sub>4</sub> [TEMA-Hf]                       | 0.005                | 1.7    | 155                 | H <sub>2</sub> O                     | 200             | -                                   | [138]     |
| HfO <sub>2</sub> /n-, p-GaAs             | Hf(N(CH <sub>3</sub> ) <sub>2</sub> ) <sub>4</sub> [TDMA-Hf]                                     | 0.06                 | 15     | 1074                | $H_2O$                               | 200             | 500 N <sub>2</sub>                  | [204]     |
| Hf-aluminate/n-, p-GaAs                  | Al(CH <sub>3</sub> ) <sub>3</sub>                                                                | 8.6                  | 315    | -                   | $H_2O$                               | 300             | 600 N <sub>2</sub>                  | [205,206] |
|                                          | HfCl <sub>4</sub>                                                                                | 10 <sup>-6</sup>     | 0.006  | 5.1                 |                                      |                 |                                     |           |
| La-aluminate/n-InGaAs                    | Al(CH <sub>3</sub> ) <sub>3</sub>                                                                | 8.6                  | 315    | -                   | H <sub>2</sub> O                     | 200             | -                                   | [101]     |
|                                          | La( <sup>i</sup> PrNCHN <sup>i</sup> Pr) <sub>3</sub> [( <sup>i</sup> Pr <sub>2</sub> -fmd)3-La] | 0.008                | 0.06   | 0.256               |                                      |                 |                                     |           |

ALD precursors and oxidizers studied on  $In_xGa_{(1-x)}As$  surfaces. <sup>*i*</sup>Pr = isopropyl, fmd = formidinate.

using scanning tunneling microscopy (STM) methods [47,50], but have been difficult to measure conclusively using complementary characterization methods conducted under *ex situ* conditions such as high-resolution transmission electron microscopy [49,51], highresolution electron energy loss spectroscopy [52,53] or XPS [54]. These oxidation states play a critical role in device characteristics as is presented in detail in a later section [35,40].

#### 2. Oxide deposition on InGaAs substrates by ALD<sup>1</sup>

#### 2.1. Preparation of III-V substrate surfaces

Table 2

It is well known that surface preparation [55] (sometimes also described as "passivation" in the context of device technologies) of any substrate affects the subsequent ALD process for dielectric deposition. A number of surface treatments have been examined on III-V (100) surfaces (GaAs, in particular), and are now under examination for dielectrics deposited by ALD. Previous (typically wet) chemical surface preparation studies include the effects of chalcogenides [56] e.g. sulfur: (NH<sub>4</sub>)<sub>2</sub>S<sub>x</sub> solutions [57-60], Na<sub>2</sub>S solutions [61,62], H<sub>2</sub>SO<sub>4</sub> solutions [63], H<sub>2</sub>S/S<sub>2</sub> exposures [64], selenium [65], and tellurium [66], HCl solutions [67,68], HF solutions [44,69], hydroxide solutions [43,70,71], as well as combinations of these [72,73]. Alternative treatments (typically performed in vacuum) include vacuum annealing [74], As-flux passivation (capping) and desorption (de-capping) [75], hydrogen plasmas [76,15], atomic (thermally dissociated) hydrogen [77,78], as well as the deposition of overlayers such as silicon and germanium on the III-V surface [79-85].

At this time, systematic surface preparation studies on In- $_xGa_{1-x}As$  are relatively less complete, and thus the subject of current research. Many of these investigations utilize similar surface treatments to that employed for GaAs surfaces. The addition of In generally results in the formation of In-oxides on the surface, with a formation energy reported to be intermediate to that of  $AsO_x$  and  $GaO_x$  [32]. Thus thin native oxides on this surface generally exhibit oxides associated with all three of the constituent elements, and so similar oxide-etch chemistries may be anticipated. However, relative to GaAs, the details on the surface preparation of InGaAs are less established, and so various surface preparation methods are currently under investigation on this surface including wet chemical approaches [86,87], thermal vacuum annealing [29], As-capping and decapping [88], exposure to H-plasmas [87,89,90] and thermally-cracked atomic H [28], as well as exposure to molecular species including As[N(CH<sub>3</sub>)<sub>2</sub>]<sub>3</sub> [91], and H<sub>2</sub>S [92].

#### 2.2. Atomic layer deposition (ALD) on InGaAs substrate surfaces

7

The ALD process parameters (reactant delivery and deposition temperatures, purge and exposure times, etc.) are frequently decided by the precursor characteristics, such as vapor pressure, decomposition behavior, sticking coefficient and reaction chemistry. The ALD deposition process should not cause unintentional thermal instability of III-V substrates. Elemental As desorption occurs from GaAs surfaces [93] in vacuum at T > 400 °C and from T > 300 °C for InAs [94]. In segregation at the surface has been reported at 480 °C for InGaAs [95]. Metal precursors utilized on III-V surfaces can be divided into two main groups: metalorganic and inorganic precursors. Halide precursors, such as HfCl<sub>4</sub>, are the most common inorganic precursors used for CVD and ALD applications. They are typically highly reactive and thermally stable (up to 750 °C). However halides are typically solid phase with relatively low volatility (except TiCl<sub>4</sub>). HfO<sub>2</sub> films grown by ALD using HfCl<sub>4</sub> and water below 300-350 °C were reported to have high residual chlorine and hydrogen content (2-5 at.%) [96]. Alkyls, such as trimethyl-aluminum (TMA), are ideal metalorganic precursors containing direct bonding between the metal ion and carbon. while alkoxides and amides have oxygen and nitrogen bonding between the metal and alkyl groups, respectively. They are highly volatile and very reactive with water through hydrolysis. On the other hand, they often decompose at a relatively low temperature. For example, both TMA and Tetrakis(ethylmethylamido)hafnium (TEMA-Hf) decompose at temperatures higher than 275 °C [97,98]. The chelation of C ( $\beta$ -diketonates), O (cyclopentadienyls) and N (amidinates) with alkyls to a metal enhances thermal stability compared to single bond precursors, while they frequently have low vapor pressures at deposition temperatures due to their bulky ligands.

Water is the most commonly used oxygen source providing an hydroxyl terminated surface in metal oxide ALD. Water frequently needs a long purge time due to its sticking coefficient with surfaces, while an alternative oxidizer, e.g. ozone, is easily purged out of the chamber and it potentially improves the throughput of an ALD process. It was also reported that an ozone process with Tetrakis(dimethylamino)hafnium (TDMA-Hf) at 300 °C on Si enhances electrical characteristics of HfO<sub>2</sub> films and reduces C contamination in the films as well [204]. However, there are potential concerns on O<sub>3</sub> with III–V substrates regarding undesirable interface oxide formation due to its strong oxidation reaction and possible residual carbonate formation at low temperature [141].

A number of precursors have been reported for ALD deposition of dielectrics on III–V surfaces. Representative examples, typically the first published reports, are summarized in Table 2 with the associated dielectric produced, precursors reported to date, oxidiz-

<sup>1</sup> Portions of this section have been previously published in [3].

ing agent, deposition temperature ( $T_{dep}$ ), and maximum postdeposition temperature ( $T_{max}$ ) and annealing ambient.

As of this writing (late-2010), Al<sub>2</sub>O<sub>3</sub>, HfO<sub>2</sub> and their alloys constitute the majority of reports for ALD on III–V substrates. Given the available precursors developed, additional ALD metal oxides will likely be evaluated for gate dielectrics of III–V substrates soon. Particularly, the recent development of amidinates and cyclopentadienyls precursors enables La<sub>2</sub>O<sub>3</sub>, Lu<sub>2</sub>O<sub>3</sub>, Gd<sub>2</sub>O<sub>3</sub> and their nanolaminate oxides using ALD [99–101].

#### 2.2.1. ALD on GaAs

The first reported depletion mode MOSFET work utilizing ALD dielectrics directly on GaAs(100) is by Ye and coworkers [102,103] with 8–16 nm thick Al<sub>2</sub>O<sub>3</sub>. The TMA/water chemistry utilized to obtain the Al<sub>2</sub>O<sub>3</sub> layer was conducted on a GaAs surface exposed to the laboratory ambient after MBE growth, thus initially having a thin native oxide layer (likely with spurious organic contamination from the air exposure) consisting of Ga- and As-oxides. It was noted in this work that the ALD process removes the native oxide and excess As on the GaAs surface, resulting in a ~0.6 nm Ga-oxide interfacial layer. Capacitor measurements indicated interface state densities  $D_{it} \sim 10^{12}/\text{cm}^2$  eV for this gate stack, which should be compared to the benchmark stack for GaAs: Gd<sub>2</sub>O<sub>3</sub>/Ga<sub>2</sub>O<sub>3</sub>/GaAs grown by molecular beam epitaxy (MBE) methods which yields  $D_{it} \sim 5 \times 10^{10}/\text{cm}^2$  eV [104].

A subsequent more detailed study by Frank et al., examining HfO<sub>2</sub> as well as Al<sub>2</sub>O<sub>3</sub> deposition by ALD, indicated that the surface oxides are indeed affected by the ALD process [105]. A small reduction of the GaAs surface native oxide content was reported for "vacuum pre-annealing" (i.e. annealing at 300 °C prior to ALD deposition) indicating that little native oxide "thinning" from such annealing was detected from ex situ analysis, consistent with prior reports. A native oxide thickness of  $\sim$ 2.5 nm was reported for the GaAs surface. In the case of TMA/water chemistry ALD at 300 °C, an amorphous, 4 nm Al<sub>2</sub>O<sub>3</sub> layer was observed from deposition on either the native oxide or an HF-last surface. An interfacial layer, reported to contain significant Ga<sub>2</sub>O content, was observed to be  $\sim$ 1 nm thick for the Al<sub>2</sub>O<sub>3</sub> deposition, while a thicker interfacial layer ( $\sim$ 2–2.5 nm) was observed from the HfO<sub>2</sub> deposition using a HfCl<sub>4</sub>/water chemistry ALD. These investigators note a relatively thinner interfacial layer from the Al<sub>2</sub>O<sub>3</sub> deposition suggests that volatile interfacial layer products may be formed or conversion of interfacial oxides to Al<sub>2</sub>O<sub>3</sub> occurs during the ALD process. The difference in the behavior of the ALD precursors was attributed to the enhanced reactivity of Al(CH<sub>3</sub>)<sub>3</sub> compared to HfCl<sub>4</sub> based upon formation enthalpies.

This "self cleaning" interfacial oxide reaction has been subsequently observed by others on GaAs [105-108]. Dalapati and coworkers also examined capacitors using Al<sub>2</sub>O<sub>3</sub> (TMA/water), HfO2 (HfCl4/water) and nanolaminated mixtures by ALD on  $HCl + (NH_4)_2S$  treated GaAs(100) surfaces [105]. The capacitance-voltage (C-V) behavior was studied at room temperature, demonstrating higher frequency dispersion for capacitors on n-GaAs vs. p-GaAs, consistent with reports published nearly 30 years ago on anodic native oxides [6,109]. Generally, the maximum capacitance (" $C_{ox}$ ") observed in a C-V measurement is observed to decrease as the measurement frequency is increased. Such behavior has also been more recently observed by others as well utilizing PVD [24] and ALD [34,110] dielectrics, and the utilization of Si (or Ge) interfacial "passivation" layers noted above, and/or post-deposition annealing, reduces the observed dispersion behavior on GaAs [111]. This is discussed further in Section 3.1.

Dalapati et al. [105], also examined the chemical nature of the interface using *ex situ* X-ray photoelectron spectroscopy in conjunction with thin ( $\sim$ 1.5 nm) Al<sub>2</sub>O<sub>3</sub>, HfO<sub>2</sub> and Al<sub>2</sub>O<sub>3</sub>/HfO<sub>2</sub> ("HfAlO") nanolaminates. It was found that Ga- and As-oxides were detected

at the interface, and the *C*–*V* behavior for all three stacks investigated was attributed to the interfacial oxide layer, with HfAlO exhibiting the better behavior and a thinner interfacial layer for *p*-GaAs substrates. In the case of *n*-GaAs substrates, they report that interfacial oxidation is relatively suppressed for all dielectrics investigated, with the interfacial layer associated with the HfAlO stack essentially indistinguishable from the *p*-GaAs case. Taken together, the results suggest a dopant-dependent oxidation process [112,113] in conjunction with the ALD chemistry employed [106]. However, as noted previously, recent studies of chemically identical oxides on *n*-GaAs and *p*-GaAs, followed by Al<sub>2</sub>O<sub>3</sub> deposition by ALD, suggests that the difference in *C*–*V* behavior stems from the differences in the capture time constants for electrons and holes rather than any dopant-dependent interface state effects [46].

However, there can be significant differences in the chemical species identified at the GaAs interface by XPS dependent upon the surface preparation or whether the interface studies are conducted *ex situ* or *in situ*. As can be seen in Fig. 8, *in situ* studies of surface native oxides after subsequent ALD processing indicate that such oxides can be actually reduced *below* the limit of XPS detection by the ALD process depending upon the oxidation state/precursor combination employed [45]. The results are even more dramatic for surfaces chemically treated prior to ALD, where the weaker bonded, higher-oxidation states are initially removed completely by wet cleans (e.g., NH<sub>4</sub>OH shown in Fig. 8). In contrast, previous literature also indicates that surface oxide species remain after ALD [105,114,115].

This apparent discrepancy in the literature is not surprising as the thin films required for typical XPS analysis must be photoelectron transparent ( $\leq 6$  nm). As discussed above, the photoelectron kinetic energy associated with the features (e.g. 3d or 3p lines) of interest using laboratory X-ray sources are  ${\sim}1480~\text{eV}$  or much less [41]. Thus very thin films and the interfaces will likely oxidize upon extended exposure to the ambient prior to ex situ surface analysis, thus resulting in oxidized interfacial species not a priori associated with dielectric growth process itself. However, such results indicate that considerable caution must be exercised when drawing conclusions on correlations of physical characterization results to those obtained electrically such as C-V curves. Device processing often entails steps which result in exposure of the gate stack to the cleanroom ambient, and thus ex situ studies certainly have relevance in this context. In contrast, in situ studies enable a better understanding of the film interface behavior during growth and the impact of controlled oxidation on electrical performance where the devices are constructed under carefully controlled conditions to limit spurious interfacial oxidation.

The data [45] presented in Fig. 8 indicates a reaction mechanism that is consistent with a ligand exchange process [115], whereby Al from the TMA preferentially reacts with the As<sup>3+</sup> and Ga<sup>3+</sup> oxidation states, resulting in bond conversion to Al-oxide. In contrast, the reaction with the 3+ oxidation state is less efficient for Hf originating from the TEMA-Hf precursor, yet effective for the 5+ state and indicative of a more complex process. In either case, it is evident that the weakly bonded oxides may be reduced from the ALD process, with the stronger Ga–O bonding, including potential Ga sub-oxide species, remaining at the interface. It therefore seems possible to control a significant portion of the interfacial oxidation through such precursor-mediated reactions, and thus impact detrimental electrical behavior from defects induced by uncontrolled oxidation such as Fermi level pinning and C-V frequency dispersion [40,116]. Recently, the use of isopropanol as an oxidizer has been investigated in this context as well for Al<sub>2</sub>O<sub>3</sub> deposition [207].

Careful inspection of the Ga–O feature binding energy in the Ga 2p spectra shown in Fig. 8 indicates that a general shift *toward* the bulk Ga–As peak is observed upon ALD film growth. Such chemical



Fig. 8. X-ray photoelectron spectroscopy of the interfacial reactions after atomic layer deposition of Al<sub>2</sub>O<sub>3</sub> and HfO<sub>2</sub>. The reactions with the surface oxides exhibit precursor specific and oxidation state-specific behavior [140]. Reprinted with permission, © 2009 Elsevier.

shifts may be consistent with M–O–Ga bonding (where M = Al or Hf), the presence of Ga sub-oxides species (such as O–Ga–O; Ga 1+) in addition to Ga  $3+(viz. Ga_2O_3)$ , as well as band bending effects [46,73].

#### 2.2.2. ALD on InGaAs

The higher bulk mobility and potentially more favorable surface passivation behavior [30] associated with  $\ln_x Ga_{1-x}As$  alloys has stimulated recent research on MOSFETs with ALD dielectrics as well. A number of  $Al_2O_3$  ALD studies, most emphasizing device characteristics, have been conducted with various In content including x = 15% In [105,117], 20% In [100,118–120], 53% In [121,122], 65% In [123], and 100% In [124–126]. Other high-*k* dielectrics deposited by ALD including HfO<sub>2</sub> [101,102,127,128], ZrO<sub>2</sub> [129,130], Hf-aluminates [131,132], and La-aluminates [101,133] have also been recently examined on InGaAs. The interest in aluminates [134,135] stems from a potentially higher gate dielectric permittivity with a minimal (low-k) interfacial layer – an essential aspect when device scaling is taken into account [2,136].

For ALD on  $In_{0.2}Ga_{0.8}As$ , both "self cleaning" [137–139] and predeposition annealing [120] have been recently examined in view of the desire to control interfacial oxidation. Fig. 9 demonstrates, from *in situ* half-cycle ALD studies, that the reaction with the *initial* TMA pulse at 300 °C results in most of the oxide reduction on the  $(NH_4)_2S$ -treated n-In<sub>0.2</sub>Ga<sub>0.8</sub>As surface [139,140]. In addition to the suppression of the 3+ oxidation state consistent with a ligand exchange mechanism, it is also seen that As–S bonding is rendered below the limit of detection by this reaction, while Ga–S (and possibly Ga-suboxide) remains throughout the growth process of the resultant 1 nm Al<sub>2</sub>O<sub>3</sub> film. Further reduction of the residual oxides and As–As bonding has been recently reported by vacuum annealing chemically treated n- and p-In<sub>0.2</sub>Ga<sub>0.8</sub>As surfaces to 380–390 °C *prior* to initiating ALD deposition [28,120]. Exposure of the dielectric stack to forming gas (N<sub>2</sub>:H<sub>2</sub>) anneals at 450 °C results in the reduction of hydroxyls and a concomitant negative flatband voltage shift [120]. The effect of ozone as an oxidant has also been recently examined, where extensive oxidation is observed [141].

From a surface/interface chemistry perspective, the In<sub>0.53</sub>-Ga<sub>0.47</sub>As surface (on InP substrates) appears to be among the most studied, and is particularly interesting from a potential transistor performance point of view. Chang et al. examined HfO<sub>2</sub> on this surface produced from TEMA-Hf/H<sub>2</sub>O ALD at 200 °C using synchrotron angle-resolved XPS [127]. They report that no detectable In, Ga, nor As species is seen within the HfO<sub>2</sub> film, and that only Ga<sub>2</sub>O<sub>3</sub>, In<sub>2</sub>O<sub>3</sub>, and In(OH)<sub>3</sub> are detected at the HfO<sub>2</sub>/In<sub>0.53</sub>Ga<sub>0.47</sub>As interface. A conduction-band offset of  $\Delta E_C = 1.8 \pm 0.1$  eV and a valence-band offset of  $\Delta E_V = 2.9 \pm 0.1$  eV were determined in this work, and a large midgap interface state density  $D_{it} \approx 1 \times 10^{12}$  cm<sup>-2</sup> eV<sup>-1</sup> was deduced and attributed to the presence of the interfacial oxides.



**Fig. 9.** In situ X-ray photoelectron spectroscopy analysis of atomic layer deposition half-cycle reactions for Al<sub>2</sub>O<sub>3</sub> on In<sub>0.2</sub>Ga<sub>0.8</sub>As. TMA, trimethyl-aluminum. From [139]. Reprinted with permission. © 2008, American Institute of Physics.

Lee et al. examined the effects of air-exposure after MBE growth of In<sub>0.53</sub>Ga<sub>0.47</sub>As/InP and ALD deposited HfO<sub>2</sub> [128]. It was found that limiting exposure to air to 10 min. results in thinner In- and Gaoxides, while As-oxide was below the limit of detection by XPS. A similar  $D_{it} \approx 1 \times 10^{12} \text{ cm}^{-2} \text{ eV}^{-1}$  was deduced from capacitor measurements, and capacitance equivalent oxide thickness (CET) of 1 nm was reported. In contrast, Oh et al. [132], reported that MOCVD studies of HfO<sub>2</sub> films on In<sub>0.53</sub>Ga<sub>0.47</sub>As results in no detectable interfacial oxides and cite the deposition approach as a potential cause. A comparison to MOCVD Hf-aluminate formation on this surface also indicated a lower interface state density ( $\sim 5 \times 10^{11}$ / cm<sup>2</sup> eV) without detectable interfacial oxides compared to the HfO<sub>2</sub> case ( $\sim 9 \times 10^{12}$ /cm<sup>2</sup> eV). Similar band offsets were reported for the HfO<sub>2</sub>/In<sub>0.53</sub>Ga<sub>0.47</sub>As interface, while  $\Delta E_C = 2.4 \pm 0.1$  eV and  $\Delta E_V$  = 3.3 ± 0.1 eV for the HfAlO<sub>x</sub>/In<sub>0.53</sub>Ga<sub>0.47</sub>As interface. Shahrjerdi et al. [202], examined HfO<sub>2</sub>/AlN/In<sub>0.53</sub>Ga<sub>0.47</sub>As where small, but detectable, As-oxides were observed, in conjunction with Ga- and In-oxides as well. A high  $D_{it} \approx 8 \times 10^{12} / \text{cm}^2 \text{ eV}$  was also deduced from the capacitors fabricated, and the self-aligned transistors fabricated indicated room for further optimization. Taken together these reports suggest that even small amounts of detectable surface oxides results in a significant interface state density.

Control of the interfacial oxides on  $In_{0.53}Ga_{0.47}As$  upon gate stack formation has been recently explored along two avenues: precursor selection and interfacial Si layers. Xuan et al. have examined transistor performance using ALD Al<sub>2</sub>O<sub>3</sub> directly on  $In_{0.53}Ga_{0.47}As$  reporting  $D_{it} \sim 10^{12}/cm^2$  eV and corrected mobilities

as high as 2200 cm<sup>2</sup>/Vs [131]. Recent work on La-aluminate deposition by ALD on  $In_{0.2}Ga_{0.8}As$  using tris(N–N'-diisopropylformamidinato)La indicates that formation of higher oxidation states may be controlled effectively through the ligand-exchange reaction mechanism [6]. Only suboxides of Ga were detected in these films. Alternatively, the use of a thin Si layer has been shown to react with  $In_xGa_{1-x}As$  surface oxides, as well as subsequent dielectrics deposited by PVD [142] and ALD [40] methods. Essentially, the Si film serves as a "getter" layer for relatively weaker bound surface oxides resulting in more stable SiO<sub>x</sub> bond formation. The effect of employing Si interfacial layers is explicitly discussed in the next section.

Scaling of surface channel transistors beyond the 16 nm node ( $\sim$ 2020) will necessarily require a suitable high-k dielectric with an equivalent SiO<sub>2</sub> thickness below 1.0 nm which discourages thick low-k interface layers, and so the precursor reaction chemistry route to controlling interfacial defects and their resultant trap states will likely be pursued vigorously. It should also be noted that alternative device architectures, which rely on buried channels for example, are also under investigation [143]. In general, the performance of all III–V field effect transistor architectures to date have yet to be scaled to establish the performance at the 16 nm node and, although buried channel high electron mobility transistors (HEMT) are making significant strides [144], several challenges remain for this technology to be widely adopted for high performance scaled logic applications.

#### 2.2.3. ALD on InAs

Work has been recently completed on the *in situ* examination of ALD  $Al_2O_3$  deposition on InAs(1 0 0) [125]. ALD growth on surfaces prepared with  $NH_4OH$  and  $(NH_4)_2S$  treatments were examined.

Fig. 10 shows the As  $2p_{3/2}$  regions after the initial surface preparation, exposure to the ALD reactor at 300 °C in vacuum, as well as subsequent half-cycle precursor exposures. It is seen that the Asoxide concentration is minimized for the S-treated surfaces relative to that obtained from the hydroxide treatment. Exposure to the ALD reactor ambient (7 Torr. 30 min at 300 °C) results in further reduction of As-oxides for the S-treated surface. In contrast, substantial As 3+ species remain on the surface for the hydroxide-treated surface. This result demonstrates that thermal reduction of such As-oxides under these conditions is dependent upon the initial surface oxide concentration. It is also noted that As-S bonding is reduced below detectable limits with such heating. Subsequent exposure to TMA and water cycles results in no detectable As-oxide formation for the S-passivated InAs, while the detected As 3+ state is reduced after TMA exposure for the hydroxide-treated InAs, similar to that observed previously for GaAs and InGaAs. It is noted that As-As bonding appears to persist throughout the process at levels just above the detection limit.

Fig. 11 shows the corresponding  $\ln 3d_{5/2}$  regions. The initial surface appears to have substantially reduced In 3+ oxides for the S-treated surface and the In 1+ and In–S bonds are not distinguishable within the available energy resolution. As all of the S originates from the chemical treatment, the increase of the feature intensity at ~444.3 eV after the 300 °C vacuum exposure is likely a result of In 1+ formation (In<sub>2</sub>O). An analogous feature is seen in the hydroxide-treated spectra, which is S-free. Upon exposure to TMA/water cycles, the In 3+ is clearly reduced for both InAs samples, while the In 1+ state persists. The impact of the presence of this chemical state at the interface on the electrical properties has yet to be determined, particularly in view of the prior work correlating Ga oxidation states and electrical behavior described below. The chemical state assignments above appear to be in reasonable agreement with recent synchrotron studies as well [126].

STM studies of  $In_2O$  deposition on GaAs(100) results in this species bonding in the trough areas or insertion into As-dimers

C.L. Hinkle et al./Current Opinion in Solid State and Materials Science xxx (2011) xxx-xxx



**Fig. 10.** In  $3d_{5/2}$  region region for ALD/XPS half-cycle studies on (a) S-passivated InAs and (b) NH<sub>4</sub>OH-etched InAs(1 0 0) [125]. Reprinted with permission, © 2010, American Institute of Physics.



**Fig. 11.** As  $2p_{3/2}$  region region for ALD/XPS half-cycle studies on (a) S-passivated InAs and (b) NH<sub>4</sub>OH-etched InAs(1 0 0) [125]. Reprinted with permission, © 2010, American Institute of Physics.

[116]. More recent work has investigated  $In_2O$  adsorption on InAs(100) using STM [145]. The effects of annealing a S-treated InAs(100) surface above 300 °C has also been investigated recently for doping [146].

It should be noted that these TMA on InGaAs and InAs studies were performed on surfaces that show a mixed As-rich( $2 \times 4$ )/ Group III-rich( $4 \times 2$ ) surface reconstruction. As will be described in the next section, oxidation induced disorder plays a profound role in the transport properties of InGaAs-based devices fabricated from starting surfaces similar to those just described. Recent STM studies have demonstrated no surface disorder following TMA dosing on fully Group III-rich( $4 \times 2$ ) reconstructions (see [208] discussed below). It may thus be possible that, through the appropriate choice of surface reconstruction followed by controlled precursor chemistry, this disorder may be reduced – at least on the basis of UHV studies.

#### 3. Electrical behavior of oxides on III-V and interfacial chemistry

For over 30 years, there has been a significant effort on development of MOS devices with various oxides on compound semiconductors. The electrical behavior of these MOS devices intimately depends on details of processing conditions (e.g. substrate type, surface preparation, dielectric deposition technique, post-deposition anneal). Therefore, it is impossible to review in a cohesive manner all of the literature available regarding the electrical behavior of oxides on III–V semiconductors. Instead, the intent of this section is to describe a few salient features of the electrical behavior of oxides on III–V semiconductors with respect to interfacial chemistry and that will be critical for the ongoing development of  $\ln_x Ga_{1-x}As$  MOSFETS.

#### 3.1. C-V measurements and issues

Capacitance–voltage (*C–V*) measurements are a staple in the traditional characterization of MOS devices and materials [147]. However, application of the technique to III–V systems requires considerable care, as described extensively by Passlack [148,149] and Martens, Brammertz et al. [150–154]. In this section, the issues associated with electrical measurements obtained are discussed in view of the interfacial chemistry described in previous sections.

#### 3.1.1. Frequency dispersion

One of the commonly observed anomalous phenomena is that of strong frequency dispersion of the C-V characteristics in maximum capacitance as shown in Fig. 12. In this case, both *n*-type  $(2-4 \times 10^{17} \text{ cm}^{-3} \text{ Si doped})$  and *p*-type  $(2-4 \times 10^{17} \text{ cm}^{-3} \text{ Zn})$ doped) GaAs substrates received a standard degrease (acetone, methanol and IPA for 1 min each) followed by cleaning in 29% NH<sub>4</sub>OH for 3 min. A 10 nm Al<sub>2</sub>O<sub>3</sub> film was deposited using a Cambridge Nanotech Savannah-100 ALD chamber using TMA and H<sub>2</sub>O at 300 °C as the gate oxide. A post deposition anneal (PDA) was performed at 600 °C in N2 for 60 s. TaN (150 nm) was RF sputtered through a shadow mask as the gate metal to form MOS capacitors. An electron-beam evaporated Ni/Au/Ge alloy annealed at 425 °C was used as a back side Ohmic contact. The frequency dispersion of maximum capacitance is more prominent in *n*-type GaAs compared to p-type GaAs MOS capacitors. This behavior has been observed on numerous III-V semiconductors [117,155,156]. For  $In_xGa_{1-x}As$ , the effect is primarily observed for low Indium concentration and is typically not observed for x = 0.53 and above.



**Fig. 12.** Commonly observed frequency dispersion in accumulation for TaN/Al<sub>2</sub>O<sub>3</sub> stack on both n- and *p*-type (inset) GaAs MOS capacitor structures. The capacitor area is  $7.85 \times 10^{-5}$  cm<sup>2</sup>.

One of the possible causes for frequency dispersion in maximum capacitance is that of series resistance (contact, substrate, cabling) altering the measured C-V [157]. However, there are several reasons that series resistance cannot explain the dispersion behavior observed here. Given device capacitance ( $C_c$ ), parallel conductance ( $G_c$ ) and series resistance ( $R_s$ ), the measured capacitance ( $C_m$ ) has the following dependence with measurement frequency ( $\omega$ )

$$C_{m} = \frac{C_{c}}{(G_{c}R_{s}+1)^{2}+\omega^{2}(C_{c}R_{s})^{2}}.$$
(1)

Frequency dispersion due to series resistance depends on  $\omega^{-2}$  which is not observed in the measured results. To provide an independent measure of series resistance, the gate dielectric of the MOS capacitor was broken down by going to extremely high positive bias. The series resistance was measured to be approximately 20  $\Omega$ . This value is consistent with separate measurements of resistivity of the TaN, resistivity of the GaAs, and contact resistance measurements of the AuGeNi backside contact. Using this value of series resistance, a parallel conductance (obtained from the derivative of the tunneling current–voltage characteristic) and a reasonable estimate for the  $C_c-V_g$  relationship, no dispersion is obtained in modeled  $C_m-V_g$  behavior for a frequency of 1 MHz. Therefore, series resistance cannot explain the observed dispersion.

Previous researchers have ascribed this anomalous dispersion behavior to a high density of interface states and associated Fermi level pinning [24,117,156,158,159,163,164]. Fig. 13 shows modeled n-GaAs *C*-*V* characteristics including classical interface state capacitance with an extremely high interface state density of  $1 \times 10^{13}$  cm<sup>-2</sup> eV<sup>-1</sup> uniformly distributed in energy. *C*-*V* characteristics were simulated using a classical model of the total semiconductor charge [160]. Using the surface potential from this solution, the frequency dependent capacitance associated with interfacial defects (*C<sub>it</sub>*), averaged over band bending, and for a *p*type substrate, was calculated numerically using the traditional approach [147]

$$C_{it} = \frac{qD_{it}(2\pi\sigma_s^2)^{-1/2}}{2\omega\tau_p} \int_{-\infty}^{\infty} \exp\left(\frac{-\upsilon^2}{2\sigma_s^2}\right) \exp(-\upsilon) \tan^{-1}(2\omega\tau_p \times \exp(\upsilon))d\upsilon$$
(2)

with 
$$\tau_p = \frac{1}{\overline{\nu}\sigma_p p_s}$$
 (3)

where  $\sigma_s^2$  is the variance of band bending in units of kT/q,  $\omega$  is the measurement frequency in radians,  $\tau_p$  is the characteristic capture



**Fig. 13.** Modeled GaAs *C–V* characteristics including classical interface state capacitance (Eq. (2)). See [34].

time constant for holes, v is band bending,  $\bar{v}$  is the thermal velocity of the carriers (typically 10<sup>7</sup> cm/s in silicon at room temperature),  $\sigma_p$  is the capture cross-section for holes, and  $p_s$  is the density of free holes at the substrate surface. The total capacitance for the MOS capacitor ( $C_{tot}$ ) at a given gate voltage ( $V_g$ ) is then calculated using

$$C_{tot} = ((C_{it} + C_{sub})^{-1} + C_{ox}^{-1})^{-1}.$$
(4)

The results show a frequency-dependent kink in the depletion portion of the curve similar to that of silicon but quite different than the measured GaAs behavior. In accumulation, the free electron density  $(n_s)$  at the semiconductor surface is large which implies that the trapping time constant given by Eq. (3) will be very small. Therefore, all of the interface states can respond to the frequencies of interest, and C<sub>it</sub> is approximately equal to qD<sub>it</sub>. In strong depletion,  $n_s$  is very small so that  $\tau_n$  is very large. Therefore, no interface trap response occurs for the frequencies of interest and Cit approaches zero. In the gate bias range between strong accumulation and strong depletion, there is limited interface trap response, and the value of  $C_{it}$  is between these two extreme cases. Even the use of physically unrealistic parameters (e.g. capture cross-section of  $10^{-4} \text{ cm}^2$ ) or different energy distributions within the classical interface state capacitance framework cannot reproduce the measured behavior of many compound semiconductors [161].

#### 3.1.2. Hasegawa and Sawada C<sub>it</sub> model

Hasegawa and Sawada have previously developed a model that can explain the behavior [155,156,163]. It is assumed in the classical treatment of interface state capacitance that defects distributed away from the interface (into the dielectric) cannot respond to the small signal associated with the capacitance measurement. However, Hasegawa and Sawada performed a time domain analysis of Deep Level Transient Spectroscopy (DLTS) measurements of interface states which suggests trapping time constants not consistent with this assumption. The trapping time constants suggest an interfacial region with a conduction band 0.33 eV lower than that associated with crystalline GaAs. They suggest that this region is associated with a thin disordered interfacial layer at the interface of III-V semiconductors and the related disorder-induced gap states (DIGS) where the defects are distributed in both energy and space. A similar low resistivity interfacial region has also been suggested by Passlack to explain the dispersion behavior [148]. Hasegawa and Sawada found that the dispersion results can be reproduced if one assumes an exponentially decaying spatial distribution of traps into the dielectric,

$$N_T(\mathbf{x}) = N_{TO} \exp(-\alpha \mathbf{x}), \tag{5}$$

where  $N_T(x)$  is the trap density as a function of position and  $\alpha$  is the decay constant. Assuming tunneling into these defects (after Preier [162]), the following relationship was obtained for the interface state capacitance:

$$C_{it} = \frac{q^2 N_{T0}}{2\kappa_0} (\omega \tau_0)^{(\alpha/2\kappa_0)} \int_0^{1/\omega \tau_0} z^{(\alpha/2\kappa_0)} \tan^{-1}(z^{-1}) dz$$
(6)

assuming, 
$$\tau(x) = \tau_0 \exp(2\kappa_0 x)$$
 (7)

where  $\kappa_0$  is the quantum–mechanical decay constant of electron wave function, and  $\tau_0$  is the time constant of the trap located at the interface.

Fig. 14 shows the simulated interface state capacitance plots of an *n*-type and *p*-type GaAs MOS capacitor using this Hasegawa-Sawada model [178]. Donor type  $D_{it}$  was assumed to be in the lower half of the gap and acceptor type  $D_{it}$  in the upper half of the bandgap. The difference between the classical model and the tunneling model is immediately apparent. The  $C_{it}$  has a frequency dependence that varies with each decade frequency change. The



**Fig. 14.** Simulated C-V characteristics of MOS capacitors on both *n*-type and *p*-type GaAs using the Hasegawa–Sawada  $C_{it}$  model. The model capacitance shows a frequency dispersion similar to the experimentally observed phenomena. After [178].

values of  $\alpha$  = 50 Å and  $k_0$  = 2 Å were used in these calculations. As the total capacitance is dominated by  $C_{it}$  rather than  $C_{sub}$ , the  $C_{total}-V_g$  plot shows a frequency dependence of the maximum capacitance.

The frequency dependent capacitance characteristics shown in Fig. 14 are quite similar to the experimentally observed frequency dispersion for GaAs MOS capacitors (e.g. Figs. 12 and 15b). The disparity in dispersion of *n*-type vs. *p*-type GaAs is primarily related to the difference in trapping time constants for *n*-type vs. *p*-type (differences in effective density of states for electrons and holes) and the energy distribution of interface states [46].

#### 3.1.3. Detection of free carriers

An important factor necessary to observe dispersion in the capacitance is that the substrate capacitance must be small as compared to the interface state capacitance. With low to moderate interface state density, the total capacitance for all frequencies merges in accumulation and, potentially, inversion due to the substrate capacitance becoming much larger than interface state capacitance. To observe frequency dispersion, the interface state capacitance in Eq. (2) must be larger than the substrate capacitance. This means that the observation of maximum capacitance in a low frequency capacitance-voltage curve does not necessarily indicate the presence of free carriers [34,109,150,167]. This statement is valid for both majority and minority carrier response. For majority carriers, the substrate capacitance does not have a dependence on measurement frequency ( $F \approx 10^2 - 10^6$  Hz). For minority carriers, the substrate capacitance of a capacitor is limited by the time constant for minority carrier generation. Therefore, the minority carrier (inversion) substrate capacitance depends on frequency as well as sweep rate [159]. The maximum capacitance in inversion as a function of frequency is sometimes used to infer the presence of inversion. However, the interface trap time constants and associated capacitance response as a function of frequency demonstrates that this methodology cannot be used to necessarily infer inversion.

#### 3.2. Interface states of $In_xGa_{1-x}As$

The interface state density of  $In_xGa_{1-x}As$  is extremely important from a technological point of view. Although there are subtle differences in interface states with different dielectrics and interfacial cleans, the most salient differences are observed by applying an interfacial "passivation" layer such as amorphous Silicon and by changing Indium concentration. The following will provide a brief review of the impact of these experimental parameters.

#### 3.2.1. Effect of Silicon interfacial passivation layer (IPL)

Interfacial passivation layers (e.g. amorphous Silicon) between the dielectric and III–V semiconductor have been explored previously [163,164] and has been reinvestigated for thin ( $\sim$ 1–2 nm) films recently [24,34,142,150,166,209]. Fig. 15d shows the *C–V* 



**Fig. 15.** Capacitance–voltage characteristics of GaAs MOS capacitors and corresponding XPS spectra. (a) XPS of  $\sim 1 \text{ nm}$  ALD Al<sub>2</sub>O<sub>3</sub> directly on GaAs, (b) corresponding CV curves for *n*-type (inset *p*-type) GaAs with  $\sim 11 \text{ nm}$  ALD Al<sub>2</sub>O<sub>3</sub>, (c) same as (a) with  $\sim 1.2 \text{ nm}$  PECVD amorphous Silicon interlayer and  $\sim 1 \text{ nm}$  of ALD Al<sub>2</sub>O<sub>3</sub>, and (d) corresponding CV curves to (c) for *n*-type (inset *p*-type) GaAs with  $\sim 11 \text{ nm}$  ALD Al<sub>2</sub>O<sub>3</sub>. After [165].



**Fig. 16.** Capacitance–voltage characteristics of GaAs MOS capacitors with  $\sim$ 1.1 nm MBE deposited Silicon interlayer and  $\sim$ 10 nm of ALD Al2O3. After [4], reprinted with permission Springer<sup>®</sup> 2010.

characteristics for GaAs MOS capacitors with the presence of an amorphous Silicon IPL deposited using PECVD (100 sccm of 2% SiH<sub>4</sub>/He, 400 sccm of He, 50 W, 200 °C). This deposition condition results in approximately 1.2 nm of amorphous silicon. It is clear that the dispersion effect is reduced substantially due to the presence of this interfacial layer. Measurements at elevated temperatures show a similar reduction [36].

The associated Ga 2p XPS spectra for these interfaces are also presented in Fig. 15a and c [35,36,165]. In addition to a complete absence of detectable As-oxides at these interfaces (not shown here) due to either the ALD "self-cleaning" phenomenon [45] or the gettering reaction of the Si IPL with surface oxides to form Si-O species [165], it is seen (Fig. 15c) that the presence of the silicon interlayer dramatically reduces the presence of the Ga 3+ oxidation state, while leaving a detectable Ga 1+ oxidation state. It is therefore proposed that the higher oxidation states of Ga (and not those of As) are related to the species that cause high  $D_{it}$  for devices similarly fabricated, and hence Fermi level pinning (low substrate capacitance), either from a direct removal of defect states induced from Ga 3+ or from a resultant bonding reconfiguration, such as the formation of undimerized As, when Ga<sub>2</sub>O<sub>3</sub> is present [50]. It is again noted that the Ga<sub>2</sub>O bonding arrangement remains for all interfaces that have been exposed to oxidizing species at some point in the fabrication process, suggesting that the Ga 1+ oxidation state is not the species primarily responsible for Fermi level pinning. This observation is consistent with prior reports utilizing Ga<sub>2</sub>O deposition on GaAs by MBE methods with improved electrical characteristics [47,51]. Transport characteristics of In<sub>x</sub>Ga<sub>1-x</sub>As MOSFETs with and without a silicon interlayer are consistent with these C–V results. Drastically improved MOSFET performance can be achieved using an amorphous silicon passivation layer [40]. An extracted peak mobility >3600  $\text{cm}^2/\text{Vs}$  is achieved for In<sub>0.53</sub>Ga<sub>0.47</sub>As with an amorphous silicon interlayer upon correction of interface state capacitance [166].

Although a lower defect density is one of the requirements necessary to reduce frequency dispersion of the maximum capacitance, another critical requirement is to alter the time constant of these defects. The Hasegawa–Sawada model alters the typical interface state time constant by permitting trapping and detrapping in a thin disordered interfacial layer and the related DIGS. Fig. 16 shows the experimental *C–V* characteristics for GaAs MOS capacitors with conditions similar to that of Fig. 15 except the amorphous Silicon interlayer is formed using *in situ* MBE methods [34]. Although the interface state density is very high and results in a shift in the transition region with frequency, the maximum capacitance shows vastly reduced dispersion. This behavior can be reproduced using the classical interface state model as shown in Fig. 13. The results suggest that the formation of the Ga 3+ oxidation state occurs in conjunction with a disordered interfacial layer. The disorder induced gap states (DIGS) have time constants which permit dispersion of the maximum capacitance. The silicon interlayer reduces the DIGS, but typical interface states are still possible.

#### 3.3. Effect of Indium concentration

The Indium concentration also dramatically influences the measured interface state density. Fig. 17 shows C-V characteristics for ALD HfO<sub>2</sub> on In<sub>0.53</sub>Ga<sub>0.47</sub>As and GaAs from O'Conner et al. [167]. It is important to note that the frequency dispersion observed for the ALD HfO<sub>2</sub> film on GaAs is very similar to the results of Fig. 12 for ALD Al<sub>2</sub>O<sub>3</sub>. This provides further evidence that the most important parameter controlling interfacial defect density is the oxygen bonding and that details associated with the specific dielectric used are a second-order effect. It is noted in that work that the frequency dispersion of maximum capacitance for GaAs, In<sub>0.15-</sub> Ga<sub>0.85</sub>As and In<sub>0.30</sub>Ga<sub>0.70</sub>As are very similar suggesting very high interfacial defect density. However, the frequency dispersion of maximum capacitance for In<sub>0.53</sub>Ga<sub>0.47</sub>As is dramatically reduced as observed in Fig. 17a. The C-V results as a function of Indium concentration are consistent with transport data from In<sub>x</sub>Ga<sub>1-x</sub>As MOSFETs. The maximum drive current for In<sub>0.53</sub>Ga<sub>0.47</sub>As is  ${\sim}5\times10^7$  higher than  $In_{0.20}Ga_{0.70}As$  with no silicon interlayer [40]. This difference is related to the extremely small inversion



**Fig. 17.** 10 kHz capacitance–voltage response with varying temperature (-50 to 75 °C) of (a) unpassivated Pd/9.5 nm ALD HfO<sub>2</sub> on  $In_{0.53}Ga_{0.47}As$  and (b) unpassivated Pd/11.4 nm ALD HfO<sub>2</sub> on GaAs. The insets show corresponding room temperature capacitance–voltage frequency variation (1 kHz to 1 MHz) in unpassivated  $In_{0.53}Ga_{0.47}As$  and GaAs devices, respectively. From [167]. Reprinted with permission, © 2009, American Institute of Physics.

C.L. Hinkle et al./Current Opinion in Solid State and Materials Science xxx (2011) xxx-xxx



**Fig. 18.**  $\ln_x \text{Ga}_{1-x}$ As conduction band minimum and valence band maximum referenced to vacuum as a function of Indium concentration (*x*) [4]. Reprinted with permission, © 2010 Springer.

charge density of  $In_{0.20}Ga_{0.70}As$  due to pinning of the Fermi level by the DIGS.

There are two possible explanations for this behavior. The first is that the primary defect responsible for the dispersion in maximum capacitance is in the upper half of the bandgap of GaAs such that the defect is within the conduction band for  $In_{0.53}Ga_{0.47}As$ . Fig. 18 shows the conduction band minimum and valence band maximum of  $In_xGa_{1-x}As$  as a function of Indium concentration. The electron affinity (conduction band minimum) for  $In_{0.53-}$ Ga<sub>0.47</sub>As, In<sub>0.30</sub>Ga<sub>0.70</sub>As, and GaAs is  $\sim$ 4.51 eV  $\sim$ 4.32 eV, and  $\sim$ 4.07 eV [168,169]. Assuming that the defect energy with respect to vacuum is independent of Indium concentration, the defect responsible for frequency dispersion of the maximum capacitance would be in this energy range ( $\sim$ 4.07 to  $\sim$ 4.51 eV). The second possible explanation is that the density of interfacial defects decreases with increasing Indium concentration. XPS results shown in the previous section indicate that the density of the Ga 3+ oxidation state is indeed reduced with increasing Indium concentration, as the gallium concentration is concomitantly reduced. The likely associated decrease in DIGS would result in reduced frequency dispersion of the maximum capacitance.

While DIGS associated with Ga will decrease with decreasing Ga content, this does not necessarily preclude DIGS associated with other bonds such as As-As. The presence of Ga 3+ appears to be a signature of disorder resulting in defects in the upper half of the gap. However, As-As bonds and associated midgap defects are observed with and without the presence of disorder (with and without a silicon interlayer). Several researchers have demonstrated slight reductions in the midgap defect density. Hwang et al. have shown a factor of two reduction in midgap interface state capacitance of HfO<sub>2</sub>/InO<sub>.53</sub>Ga<sub>0.47</sub>As MOS capacitors with a forming gas anneal [170]. Trinh et al. have suggested a strong inversion response in the C-V characteristics of Al2O3/InO.53Ga0.47As MOS capacitors using a combination of wet sulfide and dry (multiple pulse "pretreatment") trimethyl aluminum surface treatment along with pure hydrogen annealing [171]. This has also been investigated recently using a combination of UHV STM and in situ XPS, suggesting that some portion of the defect/trap population may be reduced through such TMA pretreatments [172]. Finally, recent work employing chemical beam deposition methods with precursors that incorporate both metal and oxygen simultaneously have provided interesting high-k dielectric film growth routes and a promising electrical capacitor response [173]. The influence of interfacial In-oxides (which as noted above appears to be a minority interfacial species) on such states remains a topic of further investigation.

#### 3.4. Transistor behavior

As noted above, the incorporation of a Si interfacial layer has been shown to improve C-V response characteristics, as well as the reduction of the Ga 3+ oxidation state [35]. Recent first-principles calculations suggest that such oxide-rich surface states may result in electrically active defects within the band gap such as As-dimers resulting in dangling-bond states [174,175]. Such species were similarly predicted in earlier tight-binding models of defects in amorphous III–V semiconductors [176,177] and may be related to the "disordered interface" model discussed above.

The correlation of the oxidation states observed on  $In_xGa_{(1-x)}As$  and transistor behavior has also been recently investigated [40]. An example is shown in Fig. 19 for HfO<sub>2</sub>/In<sub>x</sub>Ga<sub>(1-x)</sub>As(1 0 0) for x = 0.53 and 0.65 using various interfacial treatments [178]. Results for the In<sub>0.65</sub>Ga<sub>0.35</sub>As devices demonstrate much higher drive current compared to In<sub>0.53</sub>Ga<sub>0.47</sub>As devices which can be attributed to their lower bandgap, higher intrinsic mobility and possibly lower  $D_{it}$ . Moreover, devices with an a-Si IPL exhibit the highest drive current whereas (NH<sub>4</sub>)<sub>2</sub>S surface cleaned devices show higher drive current and trans-conductance compared to HF cleaned devices.

Fig. 20 shows the extracted  $\mu_{eff}$  using the inversion charge corrected by removing the  $D_{it}$  response [179]. The fit of the split-CV data and integration to determine  $N_{inv}$  is performed to ensure error in  $\mu_{eff}$  of less than 10%. Devices with an a-Si IPL exhibit the highest  $\mu_{eff}$  while the (NH<sub>4</sub>)<sub>2</sub>S cleaned devices show higher  $\mu_{eff}$  than the HF cleaned devices. More negative  $V_t$ , increased mV/decade SS and increased  $\mu_{eff}$  for the a-Si IPL cases are all consistent with channel compensation by a-Si. Charge pumping results show that the improved performance of the devices with an a-Si IPL and (NH<sub>4</sub>)<sub>2</sub>S clean over HF cleaned devices cannot be related to the reduction in  $D_{it}$  near  $E_i$ . XPS suggests that devices with HF clean have a higher



**Fig. 19.** Comparison of  $I_s$ – $V_g$  and  $g_m$ – $V_g$  characteristics of (a) x = 0.53 and (b) x = 0.65 In<sub>x</sub>Ga<sub>(1-x)</sub>As MOSFETs [178]. Reprinted with permission, ©2010, The Electrochemical Society.



**Fig. 20.** Comparison of the effective mobility as a function of inversion charge density [178]. Reprinted with permission, ©2010, The Electrochemical Society.

amount of native oxide formation  $(Ga_2O_3)$  compared to the  $(NH_4)_2S$  cleaned and a-Si IPL devices. This corresponds to higher  $D_{it}$  yielding higher scattering and lower mobility [35].

#### 3.5. Effect of substrate orientation

The impact of surface orientation is a topic that has also been studied for some time, particularly for binary III–V systems such as GaAs and InAs [180]. The interaction of surface oxides and other potential dielectrics with the varied bonding available with different surface orientations is expected to impact surface channel field effect devices substantially. A key challenge is to control the surface native oxide formation, where As-oxides and Ga-oxides lead to active interface defects resulting in Fermi level ( $E_F$ ) pinning, frequency dispersion, and mobility degradation [35,181].

Previous FET studies have largely concentrated on the conventional GaAs(100) surface orientation. However research indicates that the surface and interfacial properties also depend on the crystal orientation of the substrates [182,183]. For example, the study of the polar GaAs(111)A (Ga-terminated) surface [184] provides the opportunity to produce surfaces predominantly controlled by interfacial reactions with Ga and thus compare with the technologically important mixed (100) surface. In particular, studying the surface/interface properties on the major crystallographic orientations of gallium arsenide ((100), (110) and (111)A Ga-terminated and (111)B As-terminated) can lead to an understanding of these characteristics in order to achieve the desired device performance. A comparison of the Al<sub>2</sub>O<sub>3</sub>/GaAs interfacial chemical characteristics, and the resultant electrical properties associated with these different crystal orientations has been recently performed [185].

GaAs *n*-type substrates with 2 nm of Al<sub>2</sub>O<sub>3</sub> directly deposited by ALD at 300 °C on the four GaAs surface orientations were investigated using a TMA/water chemistry. Surfaces prior to ALD growth were cleaned with HCl and (NH<sub>4</sub>)<sub>2</sub>S. Ex situ analysis of the Al<sub>2</sub>O<sub>3</sub>/ GaAs interfaces was accomplished using monochromatic XPS with Al K $\alpha$  X-ray source ( $h\nu \sim 1486.7$  eV) with a line width of ~0.25 eV and spectrometer pass energy of 15 eV described elsewhere [186]. The take-off angle used was 75° relative to the substrate surface, which is more sensitive to the dielectric/bulk interface region. The 2*p* spectra for Ga and As are presented here as they have superior surface sensitivity due to the associated photoelectron kinetic energy for this X-ray source [41]. For comparison, GaAs *n*-MOSFETs were fabricated to analyze the electrical properties for each surface with the same surface preparation prior to ALD growth and the process is described elsewhere [102,105].



**Fig. 21.** Normalized (a) As 2p and (b) Ga 2p XPS peaks of 2 nm of Al<sub>2</sub>O<sub>3</sub>/GaAs interfaces with different crystal orientations. A higher binding energy chemical component appears in the As 2p spectra for As-terminated (1 1 1)B (~1326.5 eV) corresponds to As–O bonding. The Ga 2p spectra shows a significant difference in the formation of Ga–O bonding, depending of the surface orientation employed. The Ga-terminated (1 1 1)A surface has minimal Ga–oxides.



**Fig. 22.** XPS Intensity ratios of  $Ga_2O_3$  and  $Ga_2O$  states relative to the bulk. The (1 1 1)A surface shows Ga–O bonds near or below the detection limit ( $L_D$ ) of XPS.

Fig. 21a shows the As 2p spectra of the 2 nm Al<sub>2</sub>O<sub>3</sub>/GaAs interface deposited on the four crystallographic surfaces. The (1 1 1)B surface has a peak at 1326.5 eV which corresponds to As–O bonding [187]. For the other surfaces, this peak is less obvious as its

intensity is near the detection limit. Fig. 21b shows the associated Ga 2p XPS spectra. Deconvolution of the Ga 2p peak shows the presence of the two oxidation states at ~0.55 eV and ~1.1 eV corresponding to Ga<sup>1+</sup> (or Ga<sub>2</sub>O) and Ga<sup>3+</sup> (or Ga<sub>2</sub>O<sub>3</sub>) higher from the GaAs bulk [139,188]. However, Ga–S bonding from the surface treatment overlaps with Ga<sup>1+</sup> due its similar binding energy ~0.75 eV higher than the bulk [189,190]. The Ga-terminated (1 1 1)A surface exhibits the least concentration of Ga-oxides compared to the other surface orientations. Consistent with prior work [190], it is noted that the area ratio for Ga-oxides relative to the bulk Ga–As peak (Fig. 22) shows a reduction of the Ga<sup>3+</sup> (Ga<sub>2</sub>O<sub>3</sub>) feature, similar to the As<sup>3+</sup> case. For the (1 1 1)A surface, the Ga<sup>3+</sup> intensity is very near the detection limit, in contrast to that observed for the (1 1 0) surface which has the maximum concentration of this oxidation state for the surfaces investigated.

Fig. 23a shows the Al 2p spectra for these surfaces and indicates the presence of the interfacial formation of aluminum oxide (~75.3 eV) [190]. This result is confirmed from the O 1s feature shown in Fig. 23b. It is also noted that *all* of the orientations indicate fluorine and carbon contamination at the submonolayer level (not shown) with the (1 1 1)A surface having lowest concentration among the surfaces investigated (<4 at.% for F). The origin of these species, based upon angle resolved measurements, is attributed to the exposure to the atmosphere prior to analysis (C) and from the ALD reactor (F).

Fig. 24 illustrates the I–V characteristics of a 4  $\mu$ m-gate-length inversion-mode GaAs *n*-MOSFET (1–4.5 × 10<sup>17</sup>/cm<sup>3</sup>) on companion (1 0 0), (1 1 0), (1 1 1)A surfaces prepared as described earlier [102]. The maximum saturation drain current (at the gate-source



Fig. 23. (a) Al 2p and (b) O 1s XPS features for the four surfaces. Both features indicate the interfacial formation of  $Al_2O_3$ .

bias  $V_{GS} = 4 \text{ V}$ ) for GaAs(1 0 0) is  $I_{D,sat} = 3.5 \times 10^{-4} \text{ }\mu\text{A}/\text{\mu}\text{m}$  and for GaAs(1 1 0) is  $I_{D,sat} = 1.2 \times 10^{-3} \text{ }\mu\text{A}/\text{\mu}\text{m}$ . In contrast, the MOSFET on the (c) GaAs(1 1 1)A surface shows a  $I_{D,sat} = 30 \text{ }\mu\text{A}/\text{\mu}\text{m}$ , larger by a factor of  $85,000 \times$  or  $25,000 \times$  respectively of the other two surfaces. The *n*-MOSFET on GaAs(1 1 1)B, which exhibits an abundance of As-oxide at the interface (Fig. 21a), indicates that essentially a zero drain current is obtained (not shown). Fig. 24d shows the effective mobility from a 20  $\mu$ m gate length *n*-MOSFET on GaAs(1 1 1)A. The maximum effective mobility of 1402 cm<sup>2</sup>/V



**Fig. 24.** Output characteristics ( $I_{DS}-V_{DS}$ ) for Al2O3/GaAs (a) (1 0 0), (b) (1 1 0) and (c) (1 1 1)A n-MOSFETs with 4 µm-gate length. Al<sub>2</sub>O<sub>3</sub>/GaAs(1 1 1)A n-MOSFET present higher drain current (~30 µA/µm) over the other surfaces. (d) The effective mobility  $\mu_{eff}$  from 20 µm gate length n-MOSFET on GaAs(1 1 1)A. The peak electron effective mobility is 1402 cm<sup>2</sup>/Vs. The inset shows the C-V data for the inversion charge at 100 kHz. After [185].

is extracted from the transconductance  $(G_m)$  vs. gate bias characteristic at a drain-source voltage  $V_{DS}$  = 0.05 V (not shown). The inset shows the capacitance–voltage (C-V) at 100 kHz for the inversion charge. Further details on the electrical characteristics of the associated devices are presented in Ref. [185].

These results show that the GaAs (111)A surface, with an unpinned  $E_{F_1}$  is very different compared to the other surfaces. Previous work demonstrated that lower inversion currents are the result of  $E_F$  pinning [150] and this effect appears to be observed here for the (100), (110) and (111)B surfaces. The improved I-V behavior is in agreement with the XPS data interpretation that the minimized oxide formation at the interface of the (1 1 1)A surface, and in particular of the reduction of the Ga 3+ oxide by the ALD chemical process, leads to defect reduction [185]. The reduction of the Ga 3+ state has been shown previously to correlate to a reduction of the C-V frequency dispersion and  $D_{it}$ , resulting in an unpinned  $E_F$  [34]. As noted earlier, the Ga 1+ oxidation state  $(Ga_2O)$  has been shown to not cause  $E_F$  pinning [35,191]. Also, the interface defect density is reduced with the resultant low concentration of the As 3+ as well. This reduction of As-O and Ga-O bonds, especially As 3+ and Ga 3+, is consistent with the previously reported "self-cleaning" oxidation-reduction effect of the TMA precursor on the (100) surface during ALD, which may be more effective on the (1 1 1)A surface than others [45,102,139,185]. Recent work has also suggested an improvement in electrical behavior is observed for In<sub>0.53</sub>Ga<sub>0.47</sub>As(100) interfaces incorporating F [192]. Further work examining the role of the F, detected at the interface on all of these GaAs surfaces, is required, in view of recent first-principles modeling of the effect on gap states as well [182,183]. Finally, very recent reports suggest that mobility boosts are observed for  $In_{0.53}Ga_{0.47}As(1 \ 1 \ 1)A$  surface [193], which may be related to better interface roughness control as well as interfacial oxide formation [40].

This work highlights the importance of controlling oxide formation for high-mobility III–V device behavior through studying the crystallographic surface orientation-dependence of the surface oxidation and the correlated MOSFET device performance. It is found that the GaAs(1 1 1)A surface, which presents a minimal concentration of As-oxides and Ga-oxides after the self-cleaning by ALD, results in an unpinned  $E_{F_i}$  with superior drain current relative to other surface orientations.

#### 4. Conclusions

Despite having been studied in great detail for more than 30 years, the dielectric/III–V semiconductor interfaces and the identification of the bonding configurations that cause the defects has remained challenging. Problems with metal–oxide–semicon-ductor devices on GaAs and InGaAs, including frequency dispersion of capacitance and sub-optimal electron mobility, have been attributed to a number of different defects. Recent research indicates that avoiding surface and interfacial defect formation is critical in every step of device fabrication. This includes the right surface reconstruction as well as the formation of particular species of interfacial oxides, either through direct deposition or alternatively through targeted reduction of native oxides during ALD of high-*k* dielectrics. The work summarized here has shed considerable light on the relationship of the interfacial chemistry to a significant portion of the electrically-active defect population.

Further work is now underway exploring the effect of separating the dielectrics layer and the underlying channel through the use of epitaxial barriers [194,195]. This approach, essentially a highly-scaled version of a buried channel device such as a high electron mobility transistor (HEMT), is expected to enable a high guality channel/barrier interface while decoupling some of the scattering effects that can be introduced by high-k dielectrics. Recent work [12,13,196–198] suggests that this approach may be fruitful when benchmarked to Si-based transistors at larger dimensions [199].

Regardless of the approach, it is clear that many challenges remain to successfully integrate InGaAs into high-volume Si-based CMOS technology where costs are closely managed. The talents of scientists and engineers from many disciplines will again be utilized to meet this challenge, just as in the case of the successful integration of high-k dielectrics on Si.

#### Acknowledgements

The authors gratefully acknowledge the discussions with our colleagues actively working in this field: G. Brammertz, R.A.Chapman, K.Cho, K.J.Choi, L.Colombo, A. Craven, N.Goel, P. Hurley, G. Hughes, H.C.Kim, J. Kim, A. Kummel, P. Mahji, A. Mikkelsen, P. Longo, P.C. McIntyre, S. Oktyabrsky, M. Passlack, F.S.Aguirre-Tostado, and I.Thayne. The hard work and dedication of our student and post-doctoral colleagues is also acknowledged: M. Milojevic, R. Contreras, B. Brennan, R. Galatage, M. Jivani, B.Lee, S. McDonnell, E. O'Conner, A. Sonnet, and W. Wang. This work is supported by the SRC FCRP on Materials, Structures, and Devices and the National Science Foundation under ECCS Award No. 0925844.

#### References

- Gatos HC, Lagowski J, Kazior TE. Jpn J Appl Phys 1983;22(Suppl.):11. and refs. therein.
- [2] Wilk GD, Wallace RM, Anthony JM. J Appl Phys 2001;89:5243.
- [3] Wallace RM, McIntyre PC, Kim J, Nishi Y. Mater Res Bull 2009;34:7–493.
- [4] Milojevic M, Hinkle CL, Vogel EM, Wallace RM. In: Oktyabrsky S, Ye PD, editors. Fundamentals of III–V semiconductor MOSFETs. Springer, Science+Business Media LLC; 2010. doi: 10.1007/978-1-4419-1547-4\_7.
- [5] Ikoma T, Yokomizo H, Tokuda H. Jpn J Appl Phys 1979;18(Suppl.):131. For example, see:.
- [6] Sawada T, Hasegawa H. Thin Solid Films 1979;56:183.
- [7] Wilmsen C, editor. Physics and chemistry of III–V compound semiconductor interfaces. New York: Plenum; 1985.
- 8] Wieder HH. J Vac Sci Technol 1993;B11:1331. See: and refs. therei.
- [9] Spicer WE, Lindau I, Pianetta P, Chye PW, Garner CM. Thin Solid Film 1979;56:1.
- [10] Heime K. InGaAs Field Effect transistors. Taunton, Somerset, England: Research Studies Press Ltd.; 1989. ISBN: 0 86380 083 1.
- [11] For an early review of high-k gate dielectrics, see the MRS Bulletin March 2002 issue.
- [12] Radosavljevic M, Chu-Kung B, Corcoran S, Dewey G, Hudait MK, Fastenau JM, et al. IEEE IEDM Tech Dig 2009;319.
- [13] Hudait MK, Dewey G, Datta S, Fastenau JM, Kavalieros J, Liu WK, et al. IEEE IEDM Tech Dig 2007;625.
- [14] Sawada T, Hasegawa H. Electron Lett 1976;12:471.
- [15] Callegari A, Hoh PD, Buchanan DA, Lacey D. Appl Phys Lett 1989;54:332.
- [16] Sixt G, Ziegler KH, Fahrner WR. Thin Solid Films 1979;56:107.
- [17] Passlack M, Hong M, Mannaerts JP. Appl Phys Lett 1996;68:1099.
- [18] Law JT. J Appl Phys 1961;32:600.
- [19] Abowitz G, Arnold E, Ladell J. Phys Rev Lett 1967;18:543.
- [20] Stesmans A. Appl Phys Lett 1996;68:2076.
- [21] Stesmans A, Afanas'ev VV. J Appl Phys 1998;83:2449.
- [22] Thoan NH, Keunen K, Afanas'ev VV, Stesmans A. J Appl Phys
- 2011;109:013710. [23] Spicer WE, Newman N, Spindt CJ, Lilientalweber Z, Weber ER. J Vac Sci
- Technol A 1990;8:2084. [24] Koveshnikov S, Tsai W, Ok I, Lee JC, Torkanov V, Yakimov M, et al. Appl Phys Lett 2006;88:022106.
- [25] Winn DL, Hale MJ, Grassman TJ, Kummel AC, Droopad R, Passlack M. J Chem Phys 2007:126:084703.
- [26] Schmidt WG. Appl Phys A 2002;75:89.
- [27] Shen J, Clemens JB, Chagarov EA, Feldwinn DL, Melitz W, Song T, et al. Surf Sci 2010;604:1757.
- [28] Aguirre-Tostado FS, Milojevic M, Hinkle CL, Vogel EM, Wallace RM,
- McDonnell S, et al. Appl Phys Lett 2008;92:171906.
- [29] Ingrey SIJ, Lau WM, Sodhi RNS. J Vac Sci Technol 1989;A7:1554.
- [30] Brammertz G, Heyns M, Meuris M, Caymax M, Jiang D. Microelectron Eng 2007;84:2154.
- [31] Passlack M, Droopad R, Yu Z, Medendorp N, Braddock D, Wang XW, et al. IEEE Electron Dev Lett 2008;29:1181.
- [32] Hollinger G, Skheytakabbani R, Gendry M. Phys Rev B 1994;49:11159

# **ARTICLE IN PRESS**

C.L. Hinkle et al. / Current Opinion in Solid State and Materials Science xxx (2011) xxx-xxx

- [33] Bard AJ, Parsons R, Jordon J. Standard potentials in aqueous solution. International Union of Pure and Applied Chemistry.
- [34] Hinkle CL, Sonnet AM, Vogel EM, McDonnell S, Hughes GJ, Milojevic M, et al. Appl Phys Lett 2007;91:163512.
- [35] Hinkle CL, Milojevic M, Brennan B, Sonnet AM, Aguirre-Tostado FS, Hughes GJ, et al. Appl Phys Lett 2009;94:162101.
- [36] Hinkle CL, Milojevic M, Sonnet AM, Kim HC, Kim J, Vogel EM, et al. ECS Trans 2009;19:387.
- [37] Schwartz GP, Gualtieri GJ, Kammlott GW, Schwartz B. J Electrochem Soc 1979:126:1737
- [38] Schwartz GP. Thin Solid Films 1983;103:3.
- [39] Milojevic M. PhD dissertation, University of Texas at Dallas; 2010.
- [40] Sonnet AM, Hinkle CL, Jivani MN, Chapman RA, Pollack GP, Wallace RM, et al. Appl Phys Lett 2008;93:122109.
- [41] Hinkle CL, Milojevic M, Vogel EM, Wallace RM. Appl Phys Lett 2009;95:151905.
- [42] Doniach S, Sunjic M. J Phys C 1970;3:285.
- [43] Lebedev MV, Ensling D, Hunger R, Mayer T, Jaegermann W. Appl Surf Sci 2004;229:226.
- [44] Adachi S, Kikuchi D. J Electrochem Soc 2000;147:4618.
- [45] Hinkle CL, Sonnet AM, Vogel EM, McDonnell S, Hughes GJ, Milojevic M, et al. Appl Phys Lett 2008;92:071901.
- [46] Hinkle CL, Sonnet AM, Milojevic M, Aguirre-Tostado FS, Kim HC, Kim J, et al. Appl Phys Lett 2008;93:113506.
- [47] Droopad R, Passlack M, England N, Rajagopalan K, Abrokwah J, Kummel A. Microelectron Eng 2005;80:138.
- [48] Droopad R, Rajagopalan K, Abrokwah J, Adams L, England N, Uebelhoer D, et al. J Cryst Growth 2007;301-302:139.
- [49] Holland M, Longo P, Paterson GW, Reid W, Long AR, Stanley CR, et al. Microelectron Eng 2009;86:244.
- [50] Hale MJ, Yi SI, Sexton JZ, Kummel AC, Passlack M. J Chem Phys 2003:119:6719.
- [51] Yu Z, Overgaard CD, Droopad R, Passlack M, Abrokwah JK. Appl Phys Lett 2003;82:2978.
- [52] Ok I-J, Kim H, Zhang M, Zhu F, Park S, Yum J, et al. Appl Phys Lett 2008;92:202908.
- [53] Longo P, Craven AJ, Holland MC, Moran DAJ, Thayne IG. Microelectron Eng 2009:86:214
- [54] Passlack M, Hong M, Opila RL, Mannaerts JP, Kwo JR. Appl Surf Sci 1996;104/ 105:441.
- [55] Lebedev MV. Prog Surf Sci 2002;70:153.
- [56] Bessolov VN, Lebedev MV. Semiconductors 1998;32:1141.
- [57] Fan J-F, Nannichi HOigawaY. Jpn J Appl Phys Part 2 1988;27:L1331.
- [58] Nannichi Y, Fan J, Oigawa H, Koma A. Jpn J Appl Phys Part 2 1988;27:L2367.
   [59] Oigawa H, Fan J-F, Nannichi Y, Ando K, Saiki K, Koma A. Jpn J Appl Phys Part 2.
- 28 1989:L340. [60] Yablonovitch E, Skromme BJ, Bhat R, Harbison JP, Gmitter TJ. Appl Phys Lett 1989:54:555.
- [61] Sandroff CJ, Nottenburg RN, Bischoff J-C, Bhatt R. Appl Phys Lett 1987;51:33.
- [62] Yablonovitch E, Sandroff CJ, Bhat R, Gmitter T. Appl Phys Lett 1987;51:439.
- [63] Liu Z, Sun Y, Machuca F, Pianetta P, Spicer WE, Pease RFW. J Vac Sci Technol A 2003:21:212.
- [64] Mokler SM, Watson PR. J Vac Sci Technol A 1991;9:1374.
- [65] Kuruvilla BA, Ghaisas SV, Datta A, Baneriee S, Kulkarni SK, I Appl Phys 1993:73:4384
- [66] Chambers SA, Sundaram VS, J Vac Sci Technol B 1991:9:2256.
- [67] Chang CC, Citrin PH, Schwartz B. | Vac Sci Technol 1977;14:943.
- [68] Ishikawa Y, Ishii H, Hasegawa H, Fukui T. J Vac Sci Technol 1994;B12:2713.
- [69] Abrahams MS, Buiocchi CJ. J Appl Phys 1965;36:2855.
- [70] Yablonovitch E, Cox HM, Gmitter TJ. Appl Phys Lett 1988;52:1002.
   [71] DeSalvo GC, Bozada CA, Ebel JL, Look DC, Barrette JP, Cerny CLA, et al. J Electrochem Soc 1996;143:3652.
- [72] Chen PT, Sun Y, Kim E, McIntyre PC, Tsai W, Garner M, et al. J Appl Phys 2008.103.034106
- [73] Aguirre-Tostado FS, Milojevic M, Choi KJ, Kim HC, Hinkle CL, Vogel EM, et al. Appl Phys Lett 2008:93:061907.
- [74] Arthur JR. Surf Sci 1974;43:449.
- [75] Kawai NJ, Nakagawa T, Kojima T, Ohta K, Kawashima M. Electron Lett 1984.20.47
- [76] Chang RPH, Darack S. Appl Phys Lett 1981;38:898.
- [77] Sugata S, Takamori A, Takado N, Asakawa K, Miyauchi E, Hasimoto H. J Vac Sci Technol 1988:B5:1087.
- [78] Suguya T, Kawabe M. Jpn J Appl Phys 1991;30(3A):L402.
- [79] Grant RW, Waldrop JR. J Vac Sci Technol 1987;B5:1015.
- [80] Fountain GG, Hattangady SV, Vitkavage DJ, Rudder RA, Markunas RJ. Electron Lett 1988;24:1134.
- Freeouf JL, Silberman JA, Wright SL, Tawari S, Batey J. J Vac Sci Technol [81] 1989:B7:854
- [82] Tawari S, Wright SL, Batey J. IEEE Electron Dev Lett 1988;9:488 [83] Callegari A, Sadana DK, Buchanan DA, Paccagnella A, Marshall ED, Tischler MA, et al. Appl Phys Lett 1991;58:2540.
- [84] Park DG, Tao M, Reed J, Suzue K, Botchkarev AE, Fan Z, et al. J Cryst Growth 1995:150:1275.
- [85] Ivanco J, Kubota T, Kobayashi H. J Appl Phys 2005;97:073712.

State Mater. Sci. (2011), doi:10.1016/j.cossms.2011.04.005

[86] Tereshchenko OE, Paget D, Chiaradia P, Bonnet JE, Wiame F, Taleb-Ibrahimi A. Appl Phys Lett 2003;82:4280.

[87] Sun Y, Pianetta P, Chen P-T, Kobayashi M, Nishi Y, Goel N, et al. Appl Phys Lett 2008:93:194103

19

- [88] Lau WM, Sodhi RNS, Jin S, Ingrey S, Puetz N, Springthorpe A. J Appl Phys 1990.67.768
- [89] Thomas III JH, Koganowicz G, Robinson JW. J Electrochem Soc 1988;135:1201.
- [90] Pearton SJ, Ren F, Abernathy CR, Hobson WS, Fullowan TR, Esagui R, et al. Appl Phys Lett 1992;61:586
- Orton JM, Cordier Y, Garcia JC, Adam D, Grattepain C. Jpn J Appl Phys [91] 1996:35:5964.
- [92] O'Connor E, Long RD, Cherkaoui K, Thomas KK, Chalvet F, Povey IM, et al. Appl Phys Lett 2008;92:022902
- [93] Banse B, Creighton J. Appl Phys Lett 1992;60:856
- Sasaoka C, Kato Y, Usui A. Appl Phys Lett 1993;62:2338.
- [95] Evans K, Kaspi R, Ehret J, Skowronski M, Jones C. J Vac Sci Technol B 1995;13:1820.
- [96] Kukli K, Aarik J, Ritala M, Uustare T, Sajavaara T, Lu J, et al. J Appl Phys 2004;96(9):5298.
- Puurunen R, Lindblad M, Root A, Krause A. Phys Chem Chem Phys 2001;3:1093
- [98] Kukli K, Ritala M, Sajavaara T, Keinonen J, Leskela M. Chem Vap Dep 2002;8:199.
- [99] Kim K, Farmer D, Lehn J-SM, Rao PV, Gordon R. Appl Phys Lett 2006;89:133512
- [100] He W, Chan DSH, Kim S-J, Kim Y-S, Kim S-T, Choc B-J. J Electrochem Soc 2008;155(10):G189.
- [101] Aguirre-Tostado FS, Milojevic M, Lee B, Kim J, Wallace RM. Appl Phys Lett 2008:93:172907
- [102] Ye PD, Wilk GD, Yang B, Kwo J, Chu SNG, Nakahara S, et al. Appl Phys Lett 2003:83:180
- [103] Ye PD, Wilk GD, Kwo J, Yang B, Gossmann H-JL, Frei M, et al. IEEE Electron Dev Lett 2003:24:209
- [104] Hong MW, Kwo JR, Tsai PJ, Chang YC, Huang ML, Chen CP, et al. Jpn J Appl Phys – Part 1 2007;46:3167. and refs. therein.
- [105] Frank MM, Wilk GD, Starodub D, Gustafsson T, Garfunkel E, Chabal YJ, et al. Appl Phys Lett 2005;86:152904.
- [106] Shahrjerdi D, Tutuc E, Banerjee SK. Appl Phys Lett 2007;91:063501.
- [107] Kim CY, Cho SW, Cho M-H, Chung KB, An C-H, Kim H, et al. Appl Phys Lett 2008:93:192902.
- [108] Hackley JC, Demaree JD, Gougousi T. Appl Phys Lett 2008;92:162902.
- [109] Hasegawa H, Sawada T. IEEE Trans Electron Dev 1980;27:1055.
- [110] Shahrjerdi D, Garcia-Gutierrez DI, Akyol T, Bank SR, Tutuc E, Lee JC, et al. Appl Phys Lett 2007;91:193503.
- de Souza JP, Kiewra E, Sun Y, Callegari A, Sadana DK, Shahidi G, et al. Appl [111] Phys Lett 2008;92:153508.
- [112] Pashley MD, Haberern KW, Feenstra RM, Kirchner PD. Phys. Rev. B 1993;48:4612.
- [113] Yan D, Look E, Yin X, Pollak FH, Woodall JM. Appl Phys Lett 1994;65:186.
- [114] Lu H-L, Sun L, Ding S-J, Xu M, Wei Zhang D, Wang L-K. Appl Phys Lett 2006;89:152910.
- [115] Puurunen RL. J Appl Phys 2005;97:121301.

2008;93:062107

2007;90:243505.

in that issue.

[135]

[136]

Please cite this article in press as: Hinkle CL et al. Interfacial chemistry of oxides on In<sub>x</sub>Ga<sub>(1-x)</sub>As and implications for MOSFET applications. Curr. Opin. Solid

- [116] Hale MJ, Sexton JZ, Winn DL, Kummel AC, Erbudak M, Passlack M. J Chem Phys 2004;120:5745. and refs. therein.
- [117] Huang ML, Chang YC, Chang CH, Lin TD, Kwo J, Wu TB, et al. Appl Phys Lett 2006:89:012903
- [118] Xuan Y, Ye PD, Lin HC, Wilk GD. Appl Phys Lett 2006;89:132103.
- [119] Xuan Y, Ye PD, Lin HC, Wilk GD. Appl Phys Lett 2006;88:263518.
- [120] Shin B, Choi D, Harris JS, McIntyre PC. Appl Phys Lett 2008;93:052911.
- [121] Xuan Y, Wu YQ, Lin HC, Shen T, Ye PD. IEEE Electron Dev Lett 2007;28:935.
- Lin TD, Chiu HC, Chang P, Tung LT, Chen CP, Hong M, et al. Appl Phys Lett [122] 2008:93:033516.
- [123] Xuan Y, Ye PD, Shen T, Appl Phys Lett 2007:91:232107.
- [124] Li N, Harmon ES, Hyland J, Salzman DB, Ma TP, Xuan Y, et al. Appl Phys Lett 2008.92.143507
- [125] Kirk AP, Milojevic M, Kim J, Wallace RM. Appl Phys Lett 2010;96:202905.
- [126] Timm R, Fian A, Hjort M, Thelander C, Lind E, Andersen JN, et al. Appl Phys
- Lett 2010:97:132904. [127] Chang YC, Huang ML, Lee KY, Lee YJ, Lin TD, Hong M, et al. Appl Phys Lett
- 2008.92.072901 [128] Lee KY, Lee YJ, Chang P, Huang ML, Chang YC, Hong M, et al. Appl Phys Lett
- 2008:92:252908. [129] Koveshnikov S, Goel N, Majhi P, Wen H, Santos MB, Oktyabrsky S, et al. Appl
- Phys Lett 2008;92:222904 [130] Goel N, Heh D, Koveshnikov S, Ok I, Oktyabrsky S, Tokranov V, et al. IEEE Int
- Electron Dev Meet Technol Dig 2008:363.
- [131] Xuan Y, Wu YQ, Shen T, Yang T, Ye PD. IEEE Int Electron Dev Meet Technol Dig 2007:637. [132] Oh HJ, Lin JQ, Lee SJ, Dalapati GK, Sridhara A, Chi DZ, et al. Appl Phys Lett

[134] Choia D, Harris JS, Warusawithana M, Schlom DG. Appl Phys Lett

Koveshnikov S, Adamo C, Tokranov V, Yakimov M, Kambhampati R,

See: Wallace RM, Wilk GD. MRS Bull 2002;27(3):192, and associated articles

[133] Li H, Shenai DV, Pugh R, Kim J. Mater Res Soc Symp Proc 2008;1036.

Warusawithana M, et al. Appl Phys Lett 2008;93:012903.

#### 20

# **ARTICLE IN PRESS**

#### C.L. Hinkle et al. / Current Opinion in Solid State and Materials Science xxx (2011) xxx-xxx

- [137] Huang ML, Chang YC, Chang CH, Lee YJ, Chang P, Kwo J, et al. Appl Phys Lett 2005;87:252104.
- [138] Chang CH, Chiou YK, Chang YC, Lee KY, Lin TD, Wu TB, et al. Appl Phys Lett 2006;89:242911.
- [139] Milojevic M, Aguirre-Tostado FS, Hinkle CL, Kim HC, Vogel EM, Kim J, et al. Appl Phys Lett 2008;93:202902.
- [140] Hinkle CL, Milojevic M, Vogel EM, Wallace RM. Microelectr Eng 2009;86:1544.
- [141] Brennan B, Milojevic M, Kim HC, Hurley PK, Kim J, Hughes G, et al. Electrochem Solid State Lett 2009;12:H205.
- [142] Oktyabrsky S, Tokranov V, Yakimov M, Moorea R, Koveshnikov S, Tsai W, et al. Mater. Sci. Eng. B 2006;135:272.
- [143] Hill RJW, Moran DAJ, Li X, Zhou H, Macintyre D, Thoms S, et al. IEEE Electron Dev Lett 2007;28(12):1080.
- [144] Kim DH, del Alamo JA. IEEE Electron Dev Lett 2008;29(8):830.
- [145] Shen J, Melitza W, Feldwinn DL, Lee S, Droopad R, Kummel AC. ECS Trans 2010;33:105.
- [146] Ho JC, Ford AC, Chueh Y-L, Leu PW, Ergen O, Takei K, et al. Appl Phys Lett 2009;95:072108.
- [147] Nicollian EH, Brews JR. MOS (metal oxide semiconductor) physics and technology. New York: Wiley-Interscience; 1982.
- [148] Passlack M. In: Demkov AA, Navrotsky A, editors. Materials fundamentals of gate dielectrics. Dordrecht: Springer; 2005. p. 403.
- [149] Passlack M, Droopad R, Yu Z, Medendorp N, Braddock D, Wang XW, et al. IEEE Electron Dev Lett 2008;29:1191.
- [150] Martens K, Wang W, De Keersmaecker K, Borghs G, Groeseneken G, Maes H. Microelectron Eng 2007;84:2146.
- [151] Brammertz G, Martens K, Sioncke S, Delabie A, Caymax M, Meuris M, et al. Appl Phys Lett 2007;91:133510.
- [152] Brammertz G, Lin H-C, Martens K, Mercier D, Sioncke S, Delabie A, et al. Appl Phys Lett 2008;93:183504.
- [153] Brammertz G, Lin HC, Martens K, Mercier D, Merckling C, Penaud J, et al. J Electrochem Soc 2008;155:H945.
- [154] Brammertz G, Lin HC, Martens K, Mercier D, Merckling C, Penaud J, et al. ECS Trans 2008;16:507.
- [155] Hasegawa H, Sawada T. Surf Sci 1980;98:597.
- [156] Hasegawa H, He L, Ohno H, Sawada T, Haga T, Abe Y, et al. J Vac Sci Technol B 1987;5:1097.
- [157] Vogel EM, Misra V. In: Diebold AC, editor. Handbook of silicon semiconductor metrology. Austion: Marcel Dekker; 2001. p. 59.
- [158] Ye PD, Wilk GD, Yang B, Kwo J, Gossmann HJL, Frei M, et al. J Electron Mater 2004;33:912.
- [159] Kim HS, Ok I, Zhang M, Lee T, Zhu F, Yu L, et al. Appl Phys Lett 2006;89:222903.
- [160] Vogel EM, Richter CA, Rennex BG. Solid-State Electron 2003;47:1589.
- [161] Sonnet AM, Hinkle CL, Heh D, Bersuker G, Vogel EM. IEEE Trans Electron Dev 2010;57:2599.
- [162] Preier H. Appl Phys Lett 1967;10:361.
- [163] Hasegawa H, Akazawa M, Ishii H, Matsuzaki K. J Vac Sci Technol B 1989;7:870.
- [164] Freeouf JL, Buchanan DA, Wright SL, Jackson TN, Robinson B. Appl Phys Lett 1990;57:1919.
- [165] Hinkle CL, Milojevic M, Vogel EM, Wallace RM. Microelectron Eng 2009;86:1544.
- [166] Hinkle CL, Sonnet AM, Chapman RA, Vogel EM. IEEE Electron Dev Lett 2009;30:316–9.
- [167] O'Connor É, Monaghan S, Long RD, O' Mahony A, Povey IM, Cherkaoui K, et al. Appl Phys Lett 2009;94:102902.
- [168] Levinshtein ME, Rumyantsev SL. Handbook series in semiconductor parameters, vol. 1. Singapore: World Scientific; 1996. p. 77.
- [169] Goldberg YA, Shmidt NM. Handbook series in semiconductor parameters, vol 2. Singapore: World Scientific; 1999. p. 62.
- [170] Hwang Y, Engel-Herbert R, Rudawski NG, Stemmer S. J Appl Phys 2010;108:034111.
- [171] Trinh HD, Chang EY, Wu PW, Wong YY, Chang CT, Hsieh YF, et al. Appl Phys Lett 2010;97:042903.

- [172] Shin B, Clemens JB, Kelly MA, Kummel AC, McIntyre PC. Appl Phys Lett 2010;96:252907.
- [173] Engel-Herbert R, Hwang Y, Cagnon J, Stemmer S. Appl Phys Lett 2009;95:062908.
- [174] Wang W, Lee G, Huang M, Wallace RM, Cho KJ. J Appl Phys 2010;107:103720.
- [175] Wang W, Xiong K, Wallace RM, Cho KJ. J Phys Chem 2010;114:22610.
- [176] O'Reilly EP, Robertson J. Phys Rev B 1986;34:8684.
- [177] Robertson J. Appl Phys Lett 2009;94:152104.
- [178] Vogel EM, Sonnet AM, Galatage RV, Milojevic M, Hinkle CL, Wallace RM. ECS Trans 2010;28:201.
- [179] Hinkle CL, Sonnet AM, Chapman RA, Vogel EM. IEEE Electron Dev Lett 2009;30:316–8.
- [180] Williams RH. In: Wilmsen Carl W, editor. Physics and chemistry of III-V compound semiconductor interfaces. New York: Plenum Press; 1985. p. 1–72.
- [181] Spicer WE, Lindau I, Pianetta P, Chye PW, Garner CM. Thin Solid Films 1979;56:1.
- [182] Waho T, Saeki H. Jpn J Appl Phys 1991;30:221.
- [183] Traub MC, Biteen JS, Michalak DJ, Webb LJ, Brunschwig BS, Lewis NS. J Phys Chem B 2006;110:15641.
- [184] Xu M, Wu YQ, Koybasi O, Shen T, Ye PD. Appl Phys Lett 2009;94:212104.
  [185] Xu M, Xu K, Contreras R, Milojevic M, Shen T, Koybasi O, et al. IEEE Intl
- Electron Dev Meet Tech Digest; 2009 [09-865]. [186] Wallace RM. Electrochem Soc Trans 2008;16:5–255.
- [187] Hollinger G, Skheyta-Kabbani R, Gendry M. Phys Rev B 1994;49:11159.
- [188] Lucovsky G. J Vac Sci Technol 1981;19(3):456.
- [189] Arabasz S, Bergignat E, Hollinger G, Szuber J. Appl Surf Sci 2006;252:7659.
- [190] Milojevic M, Hinkle CL, Aguirre-Tostado FS, Kim HC, Vogel EM, Kim J, et al. Appl Phys Lett 2008;93:252905.
- [191] See: Hale MJ, Yi SI, Sexton JZ, Kummel AC, Passlack M. J Chem Phys 2003;119:6719, and references therein.
- [192] Chen Y-T, Zhao H, Yum JH, Wang Y, Xue F, Zhou F, et al. Appl Phys Lett 2009;95:013501.
- [193] Ishii H, Miyata N, Urabe Y, Itatani T, Yasuda T, Yamada H, et al. Appl. Phys. Express 2009;2:121101.
- [194] Droopad R, Rajagopalan K, Abrokwah J, Canonico M, Passlack M. Solid-State Electron 2006;50:1175.
- [195] Hill RJW, Droopad R, Moran DAJ, Li X, Zhou H, Macintyre D, et al. Electron Lett 2008;44:498; 44, 1283 (2008).
- [196] Sun Y, Kiewra EW, Koester SJ, Ruiz N, Callegari A, Fogel KE, et al. IEEE Electron Dev Lett 2007;28:473.
- [197] Zhao H, Chen Y-T, Yum JH, Wang Y, Goel N, Lee JC. Appl Phys Lett 2009;94:193502.
- [198] Datta S, Dewey G, Fastenau JM, Hudait MK, Loubychev D, Liu WK, et al. IEEE Electron Dev Lett 2007;28:685.
- [199] Kim D-H, del Alamo JA. IEEE Trans Electron Dev 2008;55:2546.
- [200] See: <http://www.safchitech.com>.
- [201] Ye PD, Wilk GD, Yang B, Kwo J, Gossmann H-JL, Hong M, et al. Appl Phys Lett 2004;84:434.
- [202] Shahrjerdi D, Rotter T, Balakrishnan G, Huffaker D, Tutuc E, Banerjee SK. IEEE Electron Dev Lett 2008;29:575.
- [203] Goel N, Majhi P, Chui CO, Tsai W, Choi D, Harris JS. Appl Phys Lett 2006;89:163517.
- [204] Cho M, Jeong D, Park J, Park H, Lee S, Park T. Appl Phys Lett 2004;85:5953. [205] Dalapati GK, Tong Y, Loh WY, Mun HK, Cho BJ. IEEE Trans Electron Dev
- 2007;54:1831. [206] Yang T, Xuan Y, Zemlyanov D, Shen T, Wu YW, Woodall JM. Appl Phys Lett
- 2007;91:142122.
- [207] Cheng W-C, Fitzgerald EA. Appl Phys Lett 2008;93:031902.
- [208] Clemens JB, Chagarov EA, Holland M, Droopad R, Shen J, Kummel AC. J Chem Phys 2010;133:154704.
- [209] Kim HS, Ok I, Zhang M, Lee T, Zhu F, Yu L, et al. Appl Phys Lett 2006;89:222903.