Charge-pumping characterization of interface traps in Al2O3/In0.75Ga0.25As metal-oxide-semiconductor field-effect transistors

W. Wang,1,a J. Deng,1 J. C. M. Hwang,1 Y. Xuan,2 Y. Wu,2 and P. D. Ye2
1Department of Electrical and Computer Engineering, Lehigh University, Bethlehem, Pennsylvania 18015, USA
2School of Electrical and Computer Engineering and Birck Nanotechnology Center, Purdue University, West Lafayette, Indiana 47907, USA

(Received 2 November 2009; accepted 22 January 2010; published online 16 February 2010)

Charge pumping was used to characterize the interface traps between Al2O3 and In0.75Ga0.25As in an n-channel inversion-mode metal-oxide-semiconductor field-effect transistor (MOSFET). By analyzing the charge pumped under gate voltage pulses of different rise and fall times, the interface trap density was extracted across the band gap of In0.75Ga0.25As. The interface trap density was found to be $4 \times 10^{12} \text{cm}^{-2} \text{eV}^{-1}$ near the conduction band and to peak at $3 \times 10^{11} \text{cm}^{-2} \text{eV}^{-1}$ mid-gap. The result helps explain the promising on-state performance of the Al2O3/In0.75Ga0.25As MOSFET and the need to further improve the interface so that its off-state performance can be on par with that of the Si MOSFET. © 2010 American Institute of Physics. [doi:10.1063/1.3315870]

The continued scaling of metal-oxide-semiconductor field-effect transistor (MOSFET) is pushing the silicon-based technology to the limit so that alternative channel materials need to be considered. Among all alternative channel materials, III-V compound semiconductors are especially attractive because they allow much higher electron mobility. However, the interface between III-V semiconductors and native or deposited oxides are typically plagued by high trap density, which makes it difficult to build inversion-mode MOSFETs necessary for low-power high-performance complimentary logic. Recently, we demonstrated promising performance in inversion-mode pseudomorphic In0.75Ga0.25As MOSFETs with Al2O3 gate oxide. In general, with increasing In mole fraction, the band gap decreases while the electron mobility increases. In contrast, using a charge-pumping technique, this letter shows that the interface trap density ($D_{IT}$) does not vary significantly with the In mole fraction. Since the In0.75Ga0.25As MOSFET requires less movement of the surface Fermi level between accumulation and inversion than MOSFETs with wider band gaps such as the lattice-matched In0.53Ga0.47As MOSFET, the In0.75Ga0.25As MOSFET has a higher inversion charge density than the In0.65Ga0.35As MOSFET under the same gate voltage. The combination of higher charge density and mobility leads to three to five times higher drive current in the In0.75Ga0.25As MOSFET than in the In0.65Ga0.35As MOSFET, which is a significant advantage.

Based on direct measurement of trap recombination current, charge pumping has been the most sensitive and reliable technique to characterize interface traps in MOSFETs. Recently, the technique has been applied to In0.53Ga0.47As and In0.65Ga0.35As MOSFETs. This letter reports the first charge-pumping investigation of the In0.75Ga0.25As MOSFET. In addition, by varying the rise/fall times and temperature over a wide range, the interface trap density was characterized over a much wider energy range, which spans most of the band gap.

Figure 1 illustrates the structure of the In0.75Ga0.25As MOSFET. A 500 nm layer of In0.53Ga0.47As $p$-doped to 4 $\times 10^{17} \text{cm}^{-3}$, a 300 nm layer of In0.53Ga0.47As $p$-doped to 1 $\times 10^{17} \text{cm}^{-3}$, and a 20 nm layer of In0.75Ga0.25As $p$-doped to 1 $\times 10^{17} \text{cm}^{-3}$ were sequentially grown on $p$-doped InP substrate by molecular beam epitaxy. A 10 nm layer of Al2O3 was then formed by atomic layer deposition as the gate oxide. The gate was metallized with evaporated Ni. The gate width ($W_G$) was 200 $\mu$m while the gate length ($L_G$) was systematically varied from 1 to 40 $\mu$m. The detailed fabrication process and device performance were published elsewhere.

The charge-pumping measurement was performed by using an Agilent 4156C precision semiconductor parameter analyzer with an Agilent 41501B pulse generator expander. During the charge-pumping measurement, the 41501B generated gate voltage pulses ($V_G$) while the 4156C measured the charge-pumping current ($I_{CP}$) from the source and drain. Source, drain, and substrate were all grounded. Figure 1(b) illustrates the gate voltage waveform and defines the high level ($V_{GH}$), low level ($V_{GL}$), amplitude ($\Delta V_G$), rise time ($t_{R}$), fall time ($t_{F}$), pulse period ($T$), and pulse frequency ($f$). By using the variable-amplitude charge-pumping technique so that $V_{GL}$ is kept constant while $V_{GH}$ is swept from –3 to 3 V, the measured maximum $I_{CP}$ is linearly dependent on the gate length (or the gate area because the gate width is constant) as shown in Fig. 2(a). The measurement is performed by directly probing the gate, with the gate contact...
pad scribed off. Otherwise, $I_{CP}$ will have a large parasitic component even when the gate length diminishes. This is because in the present In$_{0.75}$Ga$_{0.25}$As MOSFET, the gate contact pad is built on top of the same p-doped InGaAs layers and InP substrate as the gate itself. When the gate is pulsed from inversion to accumulation, minority carriers should flow back to the source and drain. However, due to the large gate pad size, this process cannot be completed before majority carriers from the substrate arrive at the Al$_2$O$_3$/In$_{0.75}$Ga$_{0.25}$As interface, so that the remaining minority carriers recombine with majority carriers at the interface and contribute parasitically to $I_{CP}$.

After the gate contact pad was scribed off and the parasitic-free measurement was confirmed, the average $D_{IT}$ was extracted by using the variable-base charge-pumping technique. In this case, $V_{GL}$ is swept while $V_G$ is kept constant. Meanwhile, $t_R$ and $t_F$ are simultaneously varied from 0.13 to 10 $\mu$s to scan a wide energy range. Figure 2(b) shows the maximum $I_{CP}$ as a function of $\sqrt{t_Rt_F}$ for an In$_{0.75}$Ga$_{0.25}$As MOSFET with $L_G=4$ $\mu$m. The average $D_{IT}$ is extracted according to

$$D_{IT} = \left(\frac{e}{2qT_AG}\right)[dQ_{CP}/d \log(\sqrt{t_Rt_F})],$$

where $e$ is Euler’s number, $q$ is the electron charge, $k$ is Boltzmann’s constant, $T$ is the absolute temperature, $A_G$ is the gate area, and $Q_{CP}=I_{CP}/f$ is the recombinative charge per gate voltage pulse. An average $D_{IT}$ of $1 \times 10^{13}$ cm$^{-2}$ eV$^{-1}$ is obtained.

To extract the distribution of $D_{IT}$ across the band gap, $t_R$ and $t_F$ are swept independently between 0.13 to 10 $\mu$s at 25 and $-50 \degree$C as shown in Figs. 3(a) and 3(b). In this case, $I_{CP}$ is proportional to the amount of interface traps located within the electron and hole emission levels defined by $t_R$ and $t_F$ (Ref. 6).

$$I_{CP} = qA_Gf \int_{E_{EMH}}^{E_{EME}} D_{IT}(E)dE,$$

where $E$ is energy measured from the intrinsic level $E_I$, while $E_{EME}$ and $E_{EMH}$ are calculated electron and hole emission levels as shown in Fig. 4(a). Basic semiconductor parameters of In$_{0.75}$Ga$_{0.25}$As and a trap capture cross section of $1 \times 10^{-17}$ cm$^{-2}$, without energy or temperature dependence, are used in the calculation. Fermi–Dirac statistics is used to calculate band bending at the surface, because the Fermi level can be within $3kT$ of the conduction band due to the small band gap of In$_{0.75}$Ga$_{0.25}$As. Thermal velocity is calculated according to $v = \sqrt{kT/m^*}$, where $m^*$ is the effective mass of electrons or holes. After $E_{EME}$ and $E_{EMH}$ are calculated, the energy dependence of $D_{IT}$ is extracted according to Eq. (2) using peak $I_{CP}$ values of Figs. 3(a) and 3(b).

Figure 4(b) shows the extracted energy dependence of $D_{IT}$, with the $-50 \degree$C data consistent with the 25 $\degree$C data but spanning most of the band gap. It can be seen that $D_{IT}$ is $4 \times 10^{12}$ cm$^{-2}$ eV$^{-1}$ near the conduction band and it peaks at $3 \times 10^{13}$ cm$^{-2}$ eV$^{-1}$ approximately 0.1 eV below $E_I$. The average $D_{IT}$ of $1 \times 10^{13}$ cm$^{-2}$ eV$^{-1}$ is comparable to that observed in In$_{0.65}$Ga$_{0.35}$As MOSFET fabricated with a similar process, without obvious dependence on the In mole fraction. The average $D_{IT}$ appears to be an order of magnitude higher than that reported for the In$_{0.53}$Ga$_{0.47}$As MOSFET. However, the $D_{IT}$ near the conduction band reported by Ref. 4 is comparable to the presently measured value. Since Ref. 4 measures $D_{IT}$ near the band edge only, it is not obvious what kind of weighting is used to arrive at the average $D_{IT}$. The interface traps in InGaAs MOSFETs have been identified as donors, which are neutralized upon inversion and do not affect the on-state performance of InGaAs MOSFETs. However, they limit the off-state performance of InGaAs MOSFETs such as subthreshold slope, drain-induced barrier lowering, and on/off current ratio.

In conclusion, a wide range of energy distribution of interface traps in the Al$_2$O$_3$/In$_{0.75}$Ga$_{0.25}$As MOSFET was determined by the charge-pumping technique. $D_{IT}$ was found to be $4 \times 10^{12}$ cm$^{-2}$ eV$^{-1}$ near the conduction band and to peak at $3 \times 10^{13}$ cm$^{-2}$ eV$^{-1}$ 0.1 eV below $E_I$. The result helps explain the promising on-state performance of the Al$_2$O$_3$/In$_{0.75}$Ga$_{0.25}$As MOSFET and the need to improve the interface further so that its off-state performance can be on par with that of the Si MOSFET.

![Figure 2](image1)  
**FIG. 2.** (a) Maximum charge-pumping current from variable-amplitude measurement on In$_{0.75}$Ga$_{0.25}$As MOSFET with different gate lengths before (■) and after (△) their gate contact pads are scribed off. (b) Maximum charge-pumping current from variable-base measurement on an In$_{0.75}$Ga$_{0.25}$As MOSFET with 4 $\mu$m gate length.

![Figure 3](image2)  
**FIG. 3.** Variable-base charge-pumping current of the 4-$\mu$m-gate-length In$_{0.75}$Ga$_{0.25}$As MOSFET with different (a) rise and (b) fall times at 25 and $-50\degree$C.

![Figure 4](image3)  
**FIG. 4.** (a) Calculated electron and hole emission levels and (b) interface trap density across the band gap of In$_{0.75}$Ga$_{0.25}$As.
This work was supported in part by NSF (Grant No. ECS-0621949) and SRC FCRP MSD Focus Center.
