IEEE ELECTRON DEVICE LETTERS

# Variability Improvement by Interface Passivation and EOT Scaling of InGaAs Nanowire MOSFETs

Jiangjiang J. Gu, Student Member, IEEE, Xinwei Wang, Heng Wu, Roy G. Gordon, and Peide D. Ye, Fellow, IEEE

Abstract—High-performance InGaAs gate-all-around (GAA) nanowire MOSFETs with channel length  $(L_{\rm ch})$  down to 20 nm are fabricated by integrating a higher k LaAlO3-based gate-stack with an equivalent oxide thickness of 1.2 nm. It is found that inserting an ultrathin (0.5 nm) Al2O3 interfacial layer between the higher k LaAlO3 and InGaAs can significantly improve the interface quality and reduce device variation. As a result, a record low subthreshold swing of 63 mV/dec is demonstrated at sub-80-nm  $L_{\rm ch}$  for the first time, making InGaAs GAA nanowire devices a strong candidate for future low-power transistors.

Index Terms-InGaAs, MOSFET, nanowire, variability.

# I. INTRODUCTION

II-V COMPOUND semiconductors have recently been explored as alternative channel materials for future CMOS technologies [1].  $In_x$   $Ga_{1-x}$  As gate-all-around (GAA) nanowire MOSFETs fabricated using either bottom-up [2], [3] or top-down technology [4]-[6] are of particular interest due to their excellent electrostatic control. Although the improvement of on-state and off-state device metrics has been enabled by nanowire width  $(W_{NW})$  scaling, the scalability of the devices in [4] is greatly limited by the large equivalent oxide thickness (EOT) of 4.5 nm. Aggressive EOT scaling is needed to meet the stringent requirements on electrostatic control [5], [7], [8]. It was shown recently that sub-1-nm EOT with good interface quality can be achieved by Al<sub>2</sub>O<sub>3</sub> passivation on planar InGaAs devices [9]. Considering the inherent 3-D nature of the nanowire structure, whether such a gate-stack technology can be successfully integrated in the InGaAs nanowire MOSFET fabrication process remains to be shown. In addition, the electron transport in the devices [4] can be enhanced by increasing the indium concentration in the InGaAs nanowire channel, which promises further on-state metrics improvements such as on-current  $(I_{ON})$  and transconductance  $(g_m)$ .

Manuscript received December 4, 2012; revised February 5, 2013; accepted February 16, 2013. This work was supported in part by the Air Force Office of Scientific Research monitored by Prof. J. C. M. Hwang and the Semiconductor Research Corporation Focus Center Research Program Materials, Structures, and Devices Focus Center. The review of this letter was arranged by Editor S. J. Koester.

- J. J. Gu, H. Wu, and P. D. Ye are with the Department of Electrical and Computer Engineering, Purdue University, West Lafayette, IN 47907 USA (e-mail: yep@purdue.edu).
- X. Wang and R. G. Gordon are with the Department of Chemistry and Chemical Biology, Harvard University, Cambridge, MA 02138 USA.

Color versions of one or more of the figures in this letter are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/LED.2013.2248114



Fig. 1. (a) Schematic diagram and (b) cross sectional view of InGaAs GAA nanowire MOSFETs with ALD Al<sub>2</sub>O<sub>3</sub>/LaAlO<sub>3</sub> gate-stack. (c) Output characteristics (source current) of InGaAs GAA nanowire MOSFETs ( $L_{\rm ch}=20~{\rm nm}$ ) with Al<sub>2</sub>O<sub>3</sub>-first (solid line) and LaAlO<sub>3</sub>-first (dashed line) gate-stack.

In this letter, we report the fabrication of In<sub>0.65</sub>Ga<sub>0.35</sub>As GAA nanowire MOSFETs with atomic-layer-deposited (ALD) LaAlO<sub>3</sub>-based gate-stack (EOT = 1.2 nm). ALD LaAlO<sub>3</sub> is a promising gate dielectric for future 3-D transistors because of its high dielectric constant (k = 16), precise thickness control, excellent uniformity, and conformality [10]. The effect of ultrathin Al<sub>2</sub>O<sub>3</sub> insertion on the device on-state and off-state characteristics has been systematically studied. It is shown that Al<sub>2</sub>O<sub>3</sub> insertion effectively passivates the LaAlO<sub>3</sub>/InGaAs interface, leading to the improvement in both device scalability and variability. Record low subthreshold swing (SS) of 63 mV/dec has been achieved at sub-80-nm  $L_{ch}$ , indicating excellent interface quality and gate electrostatic control. Detailed device variation analysis has been presented for the first time for InGaAs MOSFETs, which helps in identifying new manufacturing challenges for future logic devices with high-mobility channels.

# II. EXPERIMENT

Fig. 1(a) and (b) shows the schematic diagram and cross-sectional view of InGaAs GAA nanowire MOSFETs fabricated. The fabrication process is similar to that described in [4]. A HCl-based wet etch process was used to release the InGaAs nanowires with minimum  $W_{\rm NW}$  of 20 nm. Each device had four nanowires in parallel as shown in Fig. 1(a). Because of the relatively high etch selectivity between InAlAs and InP, an additional 100-nm InAlAs etch stop layer was added under the 80-nm InP sacrificial layer to improve the control of



Fig. 2. (a) Transfer characteristics (source current) at  $V_{\rm ds}=0.05,\,0.5,\,$  and 1 V and (b)  $g_m$ - $V_{\rm gs}$  of Al<sub>2</sub>O<sub>3</sub>-first and LaAlO<sub>3</sub>-first InGaAs GAA nanowire MOSFETs with  $L_{\rm ch}=20$  nm.

the nanowire release process. The InGaAs nanowire channel consists of one 10-nm In<sub>0.53</sub>Ga<sub>0.47</sub>As layer sandwiched between two 10-nm In<sub>0.65</sub>Ga<sub>0.35</sub>As layers, as shown in Fig. 1(b), yielding a total nanowire height  $(H_{NW})$  of 30 nm. Here, the heterostructure design ensures the high quality of epitaxial layers grown by molecular beam epitaxy while maximizing the indium concentration in the nanowire. A 0.5-nm Al<sub>2</sub>O<sub>3</sub>, 4-nm LaAlO<sub>3</sub>, and 40-nm WN high-k/metal gate-stack were grown by ALD surrounding all facets of the nanowires. Two samples were fabricated in parallel with only the sequence of the Al<sub>2</sub>O<sub>3</sub> and LaAlO<sub>3</sub> growth deliberately switched. Both samples were treated with 10% (NH<sub>4</sub>)<sub>2</sub>S, and then transferred into the ALD chamber within 1 min of air break. Since the Al<sub>2</sub>O<sub>3</sub>-first and LaAlO<sub>3</sub>-first samples had the same EOT of 1.2 nm and underwent the same process flow, the difference of device performance can be ascribed to the effect of the Al<sub>2</sub>O<sub>3</sub> passivation. All other fabrication details can be found in [4]. In this letter, the channel length  $(L_{ch})$  is defined as the width of the electron beam resist in the source/drain implantation process and has been verified by scanning electron microscopy.

### III. RESULTS AND DISCUSSION

Fig. 1(c) shows the output characteristics of two representative Al<sub>2</sub>O<sub>3</sub>-first and LaAlO<sub>3</sub>-first InGaAs GAA nanowire MOSFETs with  $L_{ch} = 20$  nm. Fig. 2(a) and (b) shows the transfer characteristics and transconductance of the same devices. Because of the large junction leakage current in the drain, the source current  $I_s$  is shown in the current-voltage characteristics and used to calculate  $I_{ON}$  and  $g_m$ . The Al<sub>2</sub>O<sub>3</sub>first device shows higher  $I_{\rm ON} = 57~\mu$ A/wire at  $V_{\rm DD} = V_{\rm ds} =$  $V_{\rm gs} - V_T = 0.5 \text{ V}$  and peak transconductance  $g_{m,\rm max} =$ 165  $\mu$ S/wire at  $V_{\rm ds} = 0.5$  V, compared to 48  $\mu$ A/wire and 155  $\mu$ S/wire for the LaAlO<sub>3</sub>-first device. Both devices operate in the enhancement mode, with a linearly extrapolated  $V_T$  of 0.14 and 0.11 V, respectively. For the off-state performance, the Al<sub>2</sub>O<sub>3</sub>-first device shows an SS of 75 mV/dec and DIBL of 40 mV/V, while the LaAlO<sub>3</sub>-first device shows a higher SS of 80 mV/dec and a higher DIBL of 73 mV/V. To study the statistical distribution of the on-state metrics, the box plots for  $I_{ON}$  and  $g_{m,max}$  at  $V_{DD} = 0.5$  V are shown in Fig. 3.



Fig. 3.  $I_{\rm ON}$  and peak  $g_m$  box plots of Al<sub>2</sub>O<sub>3</sub>-first and LaAlO<sub>3</sub>-first devices with  $L_{\rm ch}=20$  nm and  $W_{\rm NW}=20$  nm at  $V_{\rm DD}=0.5$  V.



Fig. 4. Scaling metrics of SS, DIBL, and  $V_T$  and their standard deviations (STDs) for Al<sub>2</sub>O<sub>3</sub>-first and LaAlO<sub>3</sub>-first InGaAs GAA nanowire MOSFETs with  $W_{\rm NW}=20$  nm.

The box plots include measurements from all 50 devices with  $L_{\rm ch}$  of 20 nm and  $W_{\rm NW}$  of 20 nm. Although only a 12% (10%) increase in mean  $I_{\rm ON}$  ( $g_{m,\rm max}$ ) is observed for the devices with  ${\rm Al}_2{\rm O}_3$  insertion, a 54% (64%) reduction in standard deviation of  $I_{\rm ON}$  ( $g_{m,\rm max}$ ) is obtained on the  ${\rm Al}_2{\rm O}_3$ -first devices, indicating a significant improvement in device variation by effective passivation of interface traps. The  $I_{\rm ON}$  variation is impacted by several variation sources including parasitic resistance, effective mobility, and  $V_T$  variation [11], all of which are sensitive to the interface quality of the high- $k/{\rm In}{\rm GaAs}$  nanowire surface.

To further investigate the scalability and off-state performance variability, the averages and standard deviations of SS, DIBL, and  $V_T$  as a function of  $L_{\rm ch}$  are shown in Fig. 4 for Al<sub>2</sub>O<sub>3</sub>-first and LaAlO<sub>3</sub>-first devices with  $W_{\rm NW}=20$  nm. The SS and DIBL remain almost constant with  $L_{\rm ch}$  scaling down to 50 nm for both samples. This indicates that the current GAA structure with 1.2-nm EOT has yielded a very small geometric screening length and the devices show excellent



Fig. 5. (a) SS box plot and histogram for all  $Al_2O_3$ -first and  $LaAlO_3$ -first devices with  $L_{ch}$  between 50 and 80 nm and  $W_{NW}$  of 20 nm. (b) Transfer characteristic (source current) of an  $Al_2O_3$ -first and a  $LaAlO_3$ -first InGaAs GAA nanowire MOSFET with lowest SS of 63 and 69 mV/dec, respectively.

resistance to short-channel effects. Average SS = 76 mV/dec and DIBL = 25 mV/V are obtained for  $Al_2O_3$ -first devices with  $L_{ch}$  between 50 and 80 nm, compared to 79 mV/dec and 39 mV/V for the LaAlO<sub>3</sub>-first devices, indicating a reduction of interface trap density ( $D_{it}$ ) with  $Al_2O_3$  passivation. A small increase in  $V_T$  is also observed for the  $Al_2O_3$ -first sample, which is ascribed to the reduction in negative donortype charges at the interface. Furthermore, larger standard deviations of SS, DIBL, and  $V_T$  are observed for devices without  $Al_2O_3$  insertion at all  $L_{ch}$ , indicating that the relatively low interface quality of the LaAlO<sub>3</sub>-first devices introduced additional device variation. It is also shown that the off-state performance variation increases as  $L_{ch}$  scales below 50 nm, which is ascribed to the reduction in electrostatic control.

Fig. 5(a) shows the box plot and histogram of SS measured from all the  $Al_2O_3$ -first and  $LaAlO_3$ -first devices with  $L_{ch}$  between 50 and 80 nm and  $W_{NW}$  of 20 nm. Although the average SS for  $Al_2O_3$ -first devices is only 1.9 mV/dec lower than that of  $LaAlO_3$ -first devices, 25% and 46% reduction in standard deviation and interquartile range has been obtained on  $Al_2O_3$ -first devices, indicating the effectiveness of  $Al_2O_3$  passivation. Since these devices are immune to short-channel effects, SS is dominated by  $D_{it}$ . Therefore,  $D_{it}$  can be estimated from SS using the equation

$$SS = \frac{60}{300}T\left(1 + \left(\frac{qD_{it}}{C_{ox}}\right)\right) [\text{mV/dec}]$$
 (1)

where T is the temperature in kelvin, q is the electronic charge, and  $C_{\rm ox}$  is the oxide capacitance. Ninety percent of the devices with Al<sub>2</sub>O<sub>3</sub> insertion show SS between 66.0 and 83.3 mV/dec, corresponding to a  $D_{\rm it}$  between  $1.80 \times 10^{12}$  and  $6.98 \times 10^{12}/{\rm cm^2/eV}$ . Fig. 5(b) shows the transfer characteristics of an 80-nm  $L_{\rm ch}$  hero Al<sub>2</sub>O<sub>3</sub>-first device and a 60-nm  $L_{\rm ch}$  hero LaAlO<sub>3</sub>-first device with the lowest SS = 63 and 69 mV/dec, respectively. The estimated  $D_{\rm it}$  for these two devices are  $8.98 \times 10^{11}$  and  $2.69 \times 10^{12}/{\rm cm^2 \cdot eV}$ . The nearideal SS is achieved because of the very small surface area of the nanowires, aggressive EOT scaling, and effective interface passivation.

### IV. CONCLUSION

InGaAs GAA nanowire MOSFETs with  $L_{\rm ch}$  down to 20 nm and EOT down to 1.2 nm were demonstrated, showing excellent gate electrostatic control. The insertion of an ultrathin 0.5-nm Al<sub>2</sub>O<sub>3</sub> layer in the LaAlO<sub>3</sub>/InGaAs interface was shown to effectively improve the scalability and variability of the devices. SS of near 60 mV/dec was achieved on InGaAs nanowires with scaled EOT and effective interface passivation. The InGaAs GAA nanowire MOSFET is a promising candidate for low-power logic applications beyond 10 nm.

### ACKNOWLEDGMENT

The authors would like to thank A. T. Neal, M. S. Lundstrom, D. A. Antoniadis, and J. A. del Alamo for valuable discussions.

## REFERENCES

- J. A. del Alamo, "Nanometre-scale electronics with III-V compound semiconductors," *Nature*, vol. 479, no. 7373, pp. 317–323, Nov. 2011.
- [2] C. Thelander, C. Rehnstedt, L. Froberg, E. Lind, T. Martensson, P. Caroff, T. Lowgren, B. Ohlsson, L. Samuelson, and L.-E. Wernersson, "Development of a vertical wrap-gated InAs FET," *IEEE Trans. Electron Devices*, vol. 55, no. 11, pp. 3030–3036, Nov. 2008.
- [3] K. Tomioka, M. Yoshimura, and T. Fukui, "Vertical In<sub>0.7</sub>Ga<sub>0.3</sub>As nanowire surrounding-gate transistors with high-k gate dielectric on Si substrate," in *Proc. IEEE Int. Electron Devices Meeting*, Dec. 2011, pp. 33.3.1–33.3.4.
- [4] J. J. Gu, Y. Q. Liu, Y. Q. Wu, R. Colby, R. G. Gordon, and P. D. Ye, "First experimental demonstration of gate-all-around III-V MOSFETs by top-down approach," in *Proc. IEEE Int. Electron Devices Meeting*, Dec. 2011, pp. 769–772.
- [5] J. J. Gu, X. W. Wang, H. Wu, J. Shao, A. T. Neal, M. J. Manfra, R. G. Gordon, and P. D. Ye, "20–80 nm channel length InGaAs gate-all-around nanowire MOSFETs with EOT = 1.2 nm and lowest SS = 63 mV/dec," in *Proc. IEEE Int. Electron Devices Meeting*, Dec. 2012, pp. 633–666.
- [6] F. Xue, A. Jiang, Y.-T. Chen, Y. Wang, F. Zhou, Y.-F. Chang, and J. Lee, "Excellent device performance of 3D In<sub>0.53</sub>Ga<sub>0.47</sub>As gate-wrap-around field-effect-transistors with high-k gate dielectrics," in *Proc. IEEE Int. Electron Devices Meeting*, Dec. 2012, pp. 629–632.
- [7] M. Radosavljevic, G. Dewey, D. Basu, J. Boardman, B. Chu-Kung, J. Fastenau, S. Kabehie, J. Kavalieros, V. Le, W. Liu, D. Lubyshev, M. Metz, K. Millard, N. Mukherjee, L. Pan, R. Pillarisetty, W. Rachmady, U. Shah, H. Then, and R. Chau, "Electrostatics improvement in 3-D tri-gate over ultra-thin body planar InGaAs quantum well field effect transistors with high-K gate dielectric and scaled gate-to-drain/gate-to-source separation," in *Proc. IEEE Int. Electron Devices Meeting*, Dec. 2011, pp. 33.1.1–33.1.4.
- [8] M. Egard, L. Ohlsson, B. Borg, F. Lenrick, R. Wallenberg, L.-E. Wernersson, and E. Lind, "High transconductance self-aligned gate-last surface channel In<sub>0.53</sub>Ga<sub>0.47</sub>As MOSFET," in *Proc. IEEE Int. Electron Devices Meeting*, Dec. 2011, pp. 13.2.1–13.2.4.
- [9] R. Suzuki, N. Taoka, M. Yokoyama, S. Lee, S. H. Kim, T. Hoshii, T. Yasuda, W. Jevasuwan, T. Maeda, O. Ichikawa, N. Fukuhara, M. Hata, M. Takenaka, and S. Takagi, "1-nm-capacitance-equivalent-thickness HfO<sub>2</sub>/Al<sub>2</sub>O<sub>3</sub>/InGaAs metal-oxide-semiconductor structure with low interface trap density and low gate leakage current density," *Appl. Phys. Lett.*, vol. 100, no. 13, pp. 132906-1–132906-3, Mar. 2012.
- [10] J. Huang, N. Goel, H. Zhao, C. Kang, K. Min, G. Bersuker, S. Oktyabrsky, C. Gaspe, M. Santos, P. Majhi, P. Kirsch, H.-H. Tseng, J. Lee, and R. Jammy, "InGaAs MOSFET performance and reliability improvement by simultaneous reduction of oxide and interface charge in ALD (La)AlO<sub>x</sub>/ZrO<sub>2</sub> gate stack," in *Proc. IEEE Int. Electron Devices Meeting*, Dec. 2009, pp. 1–4.
- [11] T. Matsukawa, Y. Liu, S. O'uchi, K. Endo, J. Tsukada, H. Yamauchi, Y. Ishikawa, H. Ota, S. Migita, Y. Morita, W. Mizubayashi, K. Sakamoto, and M. Masahara, "Decomposition of on-current variability of nMOS FinFETs for prediction beyond 20 nm," *IEEE Trans. Electron Devices*, vol. 59, no. 8, pp. 2003–2010, Aug. 2012.