# High Performance InAlN/GaN MOSHEMTs Enabled by Atomic Layer Epitaxy MgCaO as Gate Dielectric

Hong Zhou, Xiabing Lou, Nathan J. Conrad, Mengwei Si, Heng Wu, Sami Alghamdi, Shiping Guo, Roy G. Gordon and Peide D. Ye, *Fellow, IEEE* 

Abstract—We have demonstrated high performance InAlN/GaN MOSHEMTs with various channel length (L<sub>ch</sub>) of 85-250 nm using atomic-layer-epitaxy (ALE) crystalline Mg<sub>0.25</sub>Ca<sub>0.75</sub>O as gate dielectric. With a nearly lattice matched epitaxial oxide, the interface between oxide and barrier is improved. The gate leakage current of MOSHEMT is reduced by 6 orders of magnitude compared with HEMT. An off-state leakage current of  $3 \times 10^{-13}$  A/mm, on/off ratio of  $4 \times 10^{12}$ , almost ideal subthreshold swing (SS) of 62 mV/dec, low drain current noise with Hooge parameter of  $10^{-4}$  and negligible current collapse and hysteresis are realized. The 85 nm L<sub>ch</sub>MOSHEMT also exhibits good on-state performance with I<sub>dmax</sub>=2.25 A/mm, R<sub>on</sub>=1.3  $\Omega$ ·mm, and g<sub>max</sub>=475 mS/mm, showing that ALE MgCaO is a promising gate dielectric for GaN device applications.

Index Terms—InAlN/GaN, MOSHEMT, ALE, epitaxial oxide

#### I. INTRODUCTION

GaN-based Recently, high-electron-mobility-transistors (HEMTs) have attracted enormous attention in the areas of high frequency [1]-[3], high power [4], high voltage switching [5] and low noise [6] applications. The lattice-matched InAlN/GaN HEMT structure provides a higher two-dimensional electron gas (2DEG) density than AlGaN/GaN structures due to a larger spontaneous polarization difference between the barrier and channel, and minimized short-channel-effects due to a thinner barrier. However, due to its limited Schottky barrier height and thinner barrier, devices suffer from high gate leakage (Ig), resulting in low forward gate bias swing and poor off-state performance. case, metal-oxide-semiconductor In this HEMTs (MOSHEMTs) are proposed with a thin epitaxial oxide layer in between gate and barrier to solve the aforementioned two problems [7]. The MOSHEMT turns out to be an effective way to suppress gate leakage and passivate the surface in the gate-source and gate-drain regions at the same time.

Some progresses have been made on GaN MOSHEMTs, and many gate oxides/dielectrics have been investigated, such as SiO<sub>2</sub> [8], SiN [9], [10], Al<sub>2</sub>O<sub>3</sub> [11]-[14], HfO<sub>2</sub> [15], La<sub>2</sub>O<sub>3</sub> [16], LaLuO<sub>3</sub> [17] and AlN [18]. Although the gate leakage is improved, most of them only yield drain current on/off ratios of  $10^{7}$ - $10^{10}$ , much lower than expected when considering the wide bandgap nature of GaN (3.4 eV). One reason is relatively poor

Xiabing Lou and Roy G. Gordon are with the Department of Chemistry and Chemical Biology, Harvard University, Cambridge, MA 02138 USA (e-mail: gordon@chemistry.harvard.edu).

Shiping Guo was with IQE RF LLC Somerset, NJ 08873, USA.

interface between oxide and barrier. In addition, those interface defects also degrade the device low frequency noise performances, with Hooge parameters usually within the range of  $10^{-2}$ - $10^{-3}$  [19], [20]. In this paper, we have demonstrated a latticed-matched epitaxial MgCaO on the InAlN/GaN MOSHEMT with improved on/off ratio exceeding  $10^{12}$  and reduced Hooge parameter of  $10^{-4}$ .

II. DEVICE FABRICATION AND MEASUREMENT



Fig 1. (a) Schematic of a GaN MOSHEMT and (b) TEM view of the epitaxial MgCaO on InAlN barrier.

Fig. 1 shows a schematic view of an InAlN/GaN MOSHEMT on a SiC substrate. The barrier is undoped InAlN and the buffer is undoped GaN without back barrier. It has a sheet resistance ( $R_{sh}$ ) of 260  $\Omega/\Box$ , a 2-dimensional electron gas density of 2×10<sup>13</sup> cm<sup>-2</sup> and mobility of 1200 cm<sup>2</sup>/V·s, determined by Hall measurement with ALE passivation. Device fabrication started with mesa isolation by Cl<sub>2</sub>/BCl<sub>3</sub> etching to a depth of 150 nm. Then, Ohmic contacts were formed by depositing Ti/Al/Au (15/60/50 nm) followed by 775 °C rapid thermal anneal in N<sub>2</sub> atmosphere, yielding a contact resistance ( $R_c$ ) of 0.3  $\Omega$ ·mm. After that, the wafer was pretreated by diluted BOE (BOE:H<sub>2</sub>O=1:5) for 30 s to remove native oxides followed by soaking sample in the NH4OH solution for 10 min for surface passivation. 4 nm of epitaxial  $Mg_{0.25}Ca_{0.75}O$  capped with 2 nm of amorphous  $Al_2O_3$  were then deposited by ALE. The Al<sub>2</sub>O<sub>3</sub> is used as capping layer to avoid MgCaO absorbing water in the following processes. The growth temperature of MgCaO was 310 °C, using bis (N,N'-di-tert-butylacetamidinato) calcium, bis(N,N'-di-sec-buty lacetamidinato)magnesium, and water vapor as precursors [21]. The ratio of Mg and Ca is controlled by alternating between 1 cycle of MgO and 3 cycles of CaO. A high-resolution TEM image of ALE MgCaO on the InAlN barrier confirms the epitaxial structure of MgCaO as shown in Fig.1 (b). The success of epitaxial growth is based on the similar hexagonal lattice of MgCaO (111) crystal orientation and InAlN (0001) surface of wurtzite structure. There is only 1.5% lattice mismatch between

Hong Zhou, Nathan J. Conrad, Mengwei Si, Heng Wu, Sami Alghamdi, and Peide D. Ye are with the School of Electrical and Computer Engineering and Birck Nanotechnology Center, Purdue University, West Lafayette, IN, 47907 USA (e-mail:yep@purdue.edu).

the MgCaO and the InAlN barrier, determined by X-ray diffraction (XRD) experiment, which provides a high-quality oxide/InAlN interface. Finally, 30 nm of Ni were deposited as the gate metal followed by lift-off process. All the lithography processes were carried out using a Vistec VB6 e-beam lithography system.

All the devices have a gate width of 20  $\mu$ m, scaled channel lengths (L<sub>ch</sub>) of 85-250 nm and a source to drain spacing (L<sub>sd</sub>) of 1  $\mu$ m. The gate is centered between the source and drain. The DC measurements were carried out with Keithley 4200 Semiconductor Characterization System at room temperature. The noise measurements were performed by using current amplifier and digital signal analyzer [22].

### III. RESULTS AND DISCUSSION

Fig. 2 (a) shows the well-behaved output characteristics (I<sub>d</sub>-V<sub>ds</sub>) of a GaN MOSHEMT with L<sub>ch</sub>= 85 nm and L<sub>sd</sub>=1 µm. Due to a 6 nm thick gate oxide, a high forward gate bias (V<sub>gs</sub>) of 4 V is applied and thereby a maximum drain current (I<sub>dmax</sub>) of 2.25 A/mm is realized at V<sub>ds</sub>=9 V. The on-resistance (R<sub>on</sub>) of 1.3  $\Omega$ ·mm is extracted from linear region of I<sub>d</sub>-V<sub>ds</sub>. Fig.2 (b) depicts the transconductance (g<sub>m</sub>) and I<sub>d</sub> transfer plot in the linear region with V<sub>gs</sub> biased from -5 V to 4 V. Despite a wide gate to channel spacing, the GaN MOSHEMT still exhibits a peak extrinsic g<sub>m</sub> (g<sub>max</sub>) of 475 mS/mm at I<sub>d</sub>=350 mA/mm and V<sub>ds</sub>=5 V. The threshold voltage (V<sub>T</sub>) is obtained from linear extrapolation of the drain current from the point of peak transconductance, yielding V<sub>T</sub>=-3.65 V at V<sub>ds</sub>=5 V.

Fig.2 (c) is the transfer characteristic at the log-scale plot at V<sub>ds</sub>=2.5 V and 5 V. Even with a 85 nm L<sub>ch</sub>, this device still has a ultra-high on/off ratio of  $4 \times 10^{12}$  and  $4 \times 10^{11}$  for V<sub>ds</sub>=2.5 V and 5 V, respectively. Traditional HEMT devices are not able to have such a high on/off ratio because of their large gate leakage currents (Ig) in the off-state. The Ig of the MOSHEMT at off-state is  $10^{-12}$  to  $10^{-13}$  A/mm, which is reduced by 6 orders compared with the Ig of a HEMT with the same structure. The MgCaO has conduction band offset of greater than 2 eV with respect to the InAlN barrier [23], allowing 4 nm of MgCaO and 2 nm of Al<sub>2</sub>O<sub>3</sub> to provide enough barrier height to minimize the tunneling current from the gate electrode to the 2DEG channel. The high on/off ratio also indicates a high quality oxide/barrier interface, otherwise the channel would not be depleted completely at the off-state. In addition to the ultra-high on/off ratio, the MOSHEMT also has a low substhreshold swing (SS) of 64 and 68 mV/dec for  $V_{ds}=2.5$  V and 5 V, respectively. The low SS is mostly from the high quality interface, low equivalent oxide thickness, and ultra-thin thickness of the 2DEG.

Fig.2 (d) describes the  $I_{dmax}$ ,  $g_{max}$  and SS scaling behavior of GaN MOSHEMTs with  $L_{ch}$  of 85-250 nm. Each error bar is the standard deviation of 6 devices on the same chip. On-state performance weakly improves with  $L_{ch}$  scales from 250 nm down to 85 nm, since  $L_{sd}$  is much larger than  $L_{ch}$ . SS is increased when  $L_{ch}$  is scaled, which shows the typical short channel effect. The minimum SS achieved is 62 mV/dec for both forward and reverse sweep. The short channel effects can be further reduced by improving the confinement of the 2DEG in the channel by adding back barriers [24].



Fig 2. (a) Output characteristics (L<sub>ch</sub>=85 nm) when V<sub>g</sub> varies from 4 V to -5 V with -1 V as step. (b) g<sub>m</sub>-V<sub>gs</sub> and I<sub>d</sub>-V<sub>gs</sub> transfer characteristics of the same device at linear region plot. (c) I<sub>d</sub>-V<sub>gs</sub> transfer characteristics at the log-scale plot with high on/off ratio of 4×10<sup>12</sup> and low SS of 64 mV/dec. The solid I<sub>g</sub>-V<sub>gs</sub> curve is measured at V<sub>ds</sub>=2.5V, while dotted curve is measured at V<sub>ds</sub>=5V. (d) I<sub>dmax</sub>, g<sub>mmax</sub> and SS (V<sub>ds</sub>=5 V) scaling metrics when L<sub>ch</sub> is from 85 nm to 250 nm.

Fig. 3 (a) shows measured room temperature capacitancevoltage (C-V) at the frequency (f) of 1 K to 2 MHz. The Al<sub>2</sub>O<sub>3</sub>/MgCaO/InAlN MOS capacitor has a diameter of 75µm. As shown in the Fig. 3(a), there is almost zero frequency dispersion in the typical frequency ranges. The dielectric constant of MgCaO is calculated to be  $\sim 10$  by subtracting the capacitance of the InAlN barrier. By integration of the C-V curve from depletion to accumulation, we can get an ultra-high electron density of  $3.5 \times 10^{13}$  cm<sup>-2</sup> at V<sub>g</sub>=5 V. Note that we don't observe a second sharp increase of the capacitance until we increase  $V_g$  to 5 V, shortly before the oxide failed at  $V_g$ =5.5 V. The second sharp increase is observed in the oxide (or insulator)/AlGaN systems [13], [16], [25], caused by electrons in the 2DEG channel spilling into barrier. The second capacitance increase is also observed in InAlN MOSHEMT when 2DEG density is up to  $1.4 \times 10^{13}$  cm<sup>-2</sup> [26]. In our devices, we suggest that the negligible introduction of the extra positive charge at the oxide/barrier interface is attributed to the suppression of the 2<sup>nd</sup> capacitance increase before V<sub>g</sub>=5 V. The oxide/barrier positive charge will help to pull down the conduction band of the barrier so that electrons will be easier to spill over the barrier to the oxide/barrier interface to induce the 2<sup>nd</sup> C-V step. This positive charge is typically observed at the ALD amorphous oxide/barrier interface [11], [27], [28]. To prove this suggestion, we also fabricated ALD amorphous Al<sub>2</sub>O<sub>3</sub>/InAlN/GaN MOS capacitor with 6 nm of Al<sub>2</sub>O<sub>3</sub>. Compared with C-V curve of previous MgCaO/InAlN/GaN MOS capacitor, the latter one shows a negatively shifted V<sub>T</sub> and a 2<sup>nd</sup> C-V step. The negatively shifted V<sub>T</sub> confirms the existence of the positive charges at Al<sub>2</sub>O<sub>3</sub>/InAlN interface, which finally induces the 2<sup>nd</sup> C-V step as aforementioned. In our case,

MgCaO can effectively confine electrons in the channel even at a high 2DEG density of  $3.5 \times 10^{13}$  cm<sup>-2</sup>. This is very favorable to the device operation since electrons will have a much higher mobility in the low bandgap GaN layer compared with a lower mobility in a wider bandgap InAlN layer. Meanwhile, we also carried out AC conductance measurements to extract the *measured overall* interface trap density (D<sub>it</sub>) from 25 °C to 150 °C for both MgCaO and Al<sub>2</sub>O<sub>3</sub> devices as shown in Fig. 3(b). The extracted D<sub>it</sub> is within the range of 0.5 to  $3.4 \times 10^{11}$ cm<sup>-2</sup>eV<sup>-1</sup> for the MgCaO sample and 0.3 to  $6.0 \times 10^{12}$  cm<sup>-2</sup>eV<sup>-1</sup> for the Al<sub>2</sub>O<sub>3</sub> sample. Note that the *measured overall* D<sub>it</sub> is neither simply from the dielectric/InAlN interface nor from the InAlN/GaN interface. More experiments and modeling work are needed to distinguish the traps from two different interfaces in the complex GaN MOSHEMT structures.

To analyze the trapping and detrapping phenomena in InAlN/GaN MOSHEMT, 1/f low noise spectra with various drain currents are also measured. Fig. 4 shows the normalized power spectral density with various  $V_g$  and drain current at f=10 Hz,  $V_{ds}$ =0.05 V and  $L_{ch}$ =140 nm. The Hooge parameter ( $\alpha_H$ ) is calculated to be ~10<sup>-4</sup> by using following equation [29]:

$$\alpha_{\rm H} = \frac{S_{\rm IDS} \times f \times L_g^4}{I_{DS} \times q \times \mu \times V_{DS}}$$

where q is the elementary electron charge and  $\mu$  is the electron mobility of 1200 cm<sup>2</sup>/V · s. The  $\alpha_H$  of our epitaxial oxide MOSHEMT is comparable to the HEMT (~10<sup>-4</sup>) [30], [31]. On the other hand, MOSHEMTs with amorphous gate dielectric usually suffer from relatively high oxide/barrier interface state densities. The carrier trapping between the oxide and barrier resulted in the increase of  $\alpha_H$ , with general  $\alpha_H$  value of  $10^{-3} \sim 10^{-2}$ . The one or two order of magnitudes lower  $\alpha_H$  of epitaxial oxide MOSHEMT is consistent with near zero frequency dispersion C-V data and also further confirms that our lattice-matched epitaxial oxide has an unprecedented high quality interface with the InAlN barrier.



Fig. 3: (a) C-V comparison between Al<sub>2</sub>O<sub>3</sub>/InAlN/GaN and MgCaO/InAlN/GaN MOS diode and 2DEG density  $\sim$ V<sub>g</sub> at room T and (b) D<sub>it</sub> distributions in the bandgap for both MgCaO and Al<sub>2</sub>O<sub>3</sub> samples. Insets are the typical Gp/ $\omega$  peaks for MgCaO and Al<sub>2</sub>O<sub>3</sub> samples at T=25°C.

Fig. 5(a) is the pulsed I-V measurement of the device with  $L_{ch}$ =140 nm. The pulse width and pulse period are 500 ns and 500 µs, respectively. The quiescent bias points are set at (V<sub>GSQ</sub>, V<sub>DSQ</sub>) = (-5, 0) and (-5, 8) for gate and drain pulse, respectively. Effective suppression of the current collapse by MgCaO is demonstrated with little difference between the DC and gate and drain pulsed drain currents. Fig. 5(b) is the I<sub>d</sub>-V<sub>gs</sub> hysteresis



Fig.4: Normalized power spectral density with (a) various  $V_g$  and (2) drain current at f=10 Hz.

measurement of the same device. A negligible hysteresis of 20 mV is observed when  $V_g$  is sweeping from  $V_g$ =-4.5 to 4 V and then sweeping back, which further confirms an ultra-high quality interface between MgCaO and InAlN barrier.



Fig.5: (a) Pulsed I-V measurements with 500 ns pulse width and 0.1% duty cycle and (b)I\_d-V\_{gs} hysteresis of a MOSHEMT with  $L_{ch}$ =140 nm

# IV. CONCLUSION

We have experimentally demonstrated an epitaxial oxide InAlN/GaN MOSHEMT by using ALE technique. Benefiting from a lattice-matched interface, the off-state drain leakage current is reduced to  $3 \times 10^{-13}$  A/mm, yielding a high drain current on/off ratio of  $4 \times 10^{12}$ . A low Hooge parameter of  $10^{-4}$  is obtained, showing the high quality interface between epitaxial oxide MgCaO and InAlN barrier. In addition, pulse and hysteresis measurements reveal that the current collapse and hysteresis are suppressed. Combined with the high device performance of I<sub>dmax</sub>=2.25 A/mm, R<sub>on</sub>=1.3  $\Omega$ ·mm, and g<sub>max</sub>=475 mS/mm, the MgCaO MOSHEMT turns out to be a good candidate for GaN device applications.

# ACKNOWLEDGEMENT

The authors would like to thank Dr. Zhihong Liu for the simulation support and valuable discussions. The work at Purdue University is supported in part by AFOSR (FA9550-12-1-0180), monitored by Dr. Kenneth Goretta, and by ONR NEPTUNE Program. The work at Harvard University is supported in part by ONR under the DEFINE contract number ONR N00014-10-1-0937. This work is also supported in part by the Center for the Next Generation of Materials by Design, an Energy Frontier Research Center funded by the U.S. Department of Energy, Office of Science under Contract No. DE-AC36-08GO28308 to the National Renewable Energy Laboratory.

This article has been accepted for publication in a future issue of this journal, but has not been fully edited. Content may change prior to final publication. Citation information: DOI 10.1109/LED.2016.2537198, IEEE Electron Device Letters

#### REFERENCES

- [1] K. Shinohara, D. Regan, A. Corrion, D. Brown, S. Burnham, P. J. Willadsen, I. Alvarado-Rodriguez, M. Cunningham, C. Butler, A. Schmitz, S. Kim, B. Holden, D. Chang, V. Lee, A. Ohoka, P. M. Asbeck, and M. Micovic, "Deeply-scaled self-aligned-gate GaN DH-HEMTs with ultrahigh cutoff frequency," in *IEDM Tech. Dig.*, 2011, pp. 19.1.1–19.1.4. DOI: 10.1109/IEDM.2011.6131582
- [2] Y. Yue, Z. Hu, J. Guo, B. Sensale-Rodriguez, G. Li, R. Wang, F. Faria, T. Fang, B. Song, X. Gao, S. Guo, T. Kosel, G. Snider, P. Fay, D. Jena, and H. Xing, "InAlN/AlN/GaN HEMTs with regrown ohmic contacts and f<sub>T</sub> of 370 GHz," *IEEE Electron Device Lett.*, vol. 33, no. 7, pp. 988–990, Jul. 2012. DOI: <u>10.1109/LED.2012.2196751</u>
- [3] D. Lee, X. Gao, S. Guo, D. Kopp, P. Fay, and T. Palacios, "300-GHz InAlN/GaN HEMTs with InGaN back barrier," *IEEE Electron Device Lett.*, vol. 32, no. 11, pp. 1525–1527, Nov. 2011. DOI: 10.1109/LED.2011.2164613
- [4] Y. F. Wu, A. Saxler, M. Moore, R. P. Smith, S. Sheppard, P. M. Chavarkar, T. Wisleder, U. K. Mishra, and P. Parikh, "30-W/mm GaN HEMTs by field plate optimization," *IEEE Electron. Device Lett.*, vol. 25, no. 3, pp. 117-119, Mar. 2004. DOI: <u>10.1109/LED.2003.822667</u>
- [5] J. Derluyn, M. Van Hove, D. Visalli, A. Lorenz, D. Marcon, P. Srivastava, K. Geens, B. Sijmus, J. Viaene, X. Kang, J. Das, F. Medjdoub, K. Cheng, S. Degroote, M. Leys, G. Borghs, and M. Germain, "Low leakage high breakdown E-mode GaN DHFET on Si by selective removal of in-situ grown Si<sub>3</sub>N<sub>4</sub>," in *IEDM Tech. Dig.*, Dec. 2009, pp. 1–4. DOI: 10.1109/IEDM.2009.5424399
- [6] Z. H. Liu, S. Arulkumaran, and G. I. Ng, "Improved microwave noise performance by SiN passivation in AlGaN/GaN HEMTs on Si," *IEEE Microwave and Wireless Components Lett.*, vol. 19, no. 6, pp. 383-385, Jun. 2009. DOI: <u>10.1109/LMWC.2009.2020027</u>
- [7] P. D. Ye, B. Yang, K. K. Ng, J. Bude, G. D. Wilk, S. Halder, and J. C. M. Huang, "GaN metal-oxide-semiconductor high-electron-mobility transistor with atomic layer deposited Al<sub>2</sub>O<sub>3</sub> as gate dielectric," *Appl. Phys. Lett.*, vol. 86, no. 6, pp. 063501-1-063501-3, Feb. 2005. DOI: 10.1063/1.1861122
- [8] F. Husna, M. Lachab, M. Sultana, V. Adivarahan, Q. Fareed, and A. Khan, "High-temperature performance of AlGaN/GaN MOSHEMT with SiO<sub>2</sub> gate insulator fabricated on Si (111) substrate," *IEEE Trans. Electron Device*, vol. 59, no. 9, pp. 2424–2429, Sep. 2012. DOI: 10.1109/TED.2012.2204888
- [9] V. Adivarahan, M. Gaevski, W. H. Sun, H. Fatima, A. Koudymov, S. Saygi, G. Simin, J. Yang, M. A. Khan, A. Tarakji, M. S. Shur, and R. Gaska, "Submicron gate Si3N4/AlGaN/GaN metal insulator semiconductor heterostructure field-effect transistors," *IEEE Electron Device Lett.*, vol. 24, no. 9, pp. 541–543, Sep. 2003. DOI: 10.1109/LED.2003.816574
- [10] D. Denninghoff, J. Lu, M. Laurent, E. Ahmadi, S. Keller, and U. K. Mishra, "N-polar GaN/InAlN MIS-HEMT with 400-GHz fmax," in *Proc.* 70th Device Res. Conf., Jun. 2012, pp. 151–152 DOI: 10.1109/DRC.2012.6256939
- [11] Z. Hu, Y. Yue, M. Zhu, B. Song, S. Ganguly, J. Bergman, D. Jena, and H. G. Xing, "Impact of CF<sub>4</sub> plasma treatment on threshold voltage and mobility in Al<sub>2</sub>O<sub>3</sub>/InAlN/GaN MOSHEMTs", *Appl. Phys. Express*, vol. 7, pp. 031002-1–031002-4, Feb. 2014. DOI: <u>10.7567/APEX.7.031002</u>
- [12] J. J. Freedsman, T. Kubo, and T. Egawa, "High drain current density E-mode Al<sub>2</sub>O<sub>3</sub>/AlGaN/GaN MOS-HEMT on Si with enhanced power device figure-of-merit (4×10<sup>8</sup> V<sup>2</sup>Ω<sup>-1</sup>cm<sup>-2</sup>)", *IEEE Trans. Electron Devices*, vol. 60, no. 10, pp. 3079–3083, Oct. 2013. DOI: 10.1109/TED.2013.2276437
- [13] S. Yang, Z. K. Tang, K. Y. Wong, Y. S. Lin, Y. Y. Lu, S. Huang, and K. J. Chen, "Mapping of interface traps in high-performance Al<sub>2</sub>O<sub>3</sub>/AlGaN/GaN MIS-heterostructures using frequency-and temperature-dependent C-V techniques," *in IEDM Tech. Dig.*, Dec. 2013, pp. 6.3.1–6.3.4. DOI: <u>10.1109/IEDM.2013.6724573</u>
- [14] D. Xu, K. K. Chu, J. A. Diaz, M. Ashman, J. J. Komiak, L. Mt. Pleasant, C. Creamer, K. Nichols, K. H. G. Duh, P. M. Smith, P. C. Chao, L. Dong, and P. D. Ye, "0.1-μm Atomic Layer Deposition Al<sub>2</sub>O<sub>3</sub> Passivated InAlN/GaN High Electron-Mobility Transistors for E-Band Power Amplifier," *IEEE Electron Device Lett.*, vol. 36, no. 5, pp. 442–444, May 2015. DOI: 10.1109/LED.2015.2409264
- [15] X. Sun, O. I. Saadat, K. S. Chang-Liao, T. Palacios, S. Cui, T. P. Ma, "Study of gate oxide traps in HfO<sub>2</sub>/AlGaN/GaN metal-oxide-semiconductor high-electron-mobility transistors by use of

AC transconductance method," *Appl. Phys. Lett.*, vol. 102, pp. 103504-1–103504-4, Mar. 2013. DOI: <u>10.1063/1.4795717</u>

- [16] H. C. Chiu, C. W. Lin, C. H. Chen, C. W. Yang, C. K. Lin, J. S. Fu, L. B. Chang, R. M. Lin, and K. P. Hsueh, "Low hysteresis dispersion La<sub>2</sub>O<sub>3</sub> AlGaN/GaN MOS-HEMTs," *Electrochem. Soc.*, vol. 157, no. 2, pp. H160–H64, 2010. DOI: <u>10.1149/1.3264622</u>
- [17] S. Yang, S. Huang, H. Chen, C. Zhou, Q. Zhou, M. Schnee, Q.-T. Zhao, J. Schubert, and K. J. Chen, "AlGaN/GaN MISHEMTs with High-κ LaLuO<sub>3</sub> Gate Dielectric," *IEEE Electron Device Lett.*, vol. 33, no. 7, pp. 979–981, Jul. 2012. DOI: <u>10.1109/LED.2012.2195291</u>
- [18] S. Liu, S. Yang, Z. Tang, Q. Jiang, C. Liu, and K. J. Chen, "Al<sub>2</sub>O<sub>3</sub>/AlN/GaN MOS-Channel-HEMTs With an AlN Interfacial Layer," IEEE Elec. Dev. Lett., vol. 35, no. 7, pp. 723-725, May 2014. <u>DOI:</u> 10.1109/LED.2014.2322379
- [19] H. C. Chiu, J. H. Wu, C. W. Yang, and F. H. Huang, "Low frequency noise in enhancement-mode GaN MOS-HEMTs by using stacked Al<sub>2</sub>O<sub>3</sub>/Ga<sub>2</sub>O<sub>3</sub>/Gd<sub>2</sub>O<sub>3</sub> gate dielectric," *IEEE Electron Device Lett.*, vol. 33, no. 7, pp. 958–960, Jul. 2012. DOI: <u>10.1109/LED.2012.2194980</u>
- [20] J.-H. Bae, I. Hwang, J.-M. Shin, H.-I. Kwon, C.-H. Park, J. B. Ha, J. W. Lee, H. Choi, J. Kim, J. -B. Park, J. Oh, J. Shin, U. Chung, and J. -H. Lee, "Characterization of traps and trap-related effects in recessed-gate normally-off AlGaN/GaN-based MOSHEMT," *in IEDM Tech. Dig.*, pp. 303-306, Dec. 2012. DOI: <u>10.1109/IEDM.2012.6479034</u>
- [21] X. Lou, J. Zhang, S. B Kim, S. Al-Ghamdi, P. D. Ye and R. G. Gordon, "Epitaxial Growth of MgCaO on GaN by Atomic Layer Deposition,", accepted by CSW, 2015
- [22] N. Conrad, M. Si, S. H. Shin, J. J. Gu, J. Zhang, M. A. Alam, and P. D. Ye, "Low-frequency noise and RTN on near-ballistic III–V GAA nanowire MOSFETs," *in IEDM Tech. Dig.*, Dec. 2014, pp. 20.1.1–20.1.4. DOI: 10.1109/IEDM.2014.7047086
- [23] J. J. Chen, M. Hlad, A. P. Gerger, B. P. Gila, F. Ren, C. R. Abernathy, and S. J. Pearton, "Band offsets in the MgCaO/GaN heterostructure system," *J. Electron. Mater.*, vol. 36, pp.368-372, Dec. 2006. DOI: 10.1007/s11664-006-0037-9
- [24] T. Palacios, A. Chakraborty, S. Heikman, S. Keller, S. P. DenBaars, and U. K. Mishra, "AlGaN/GaN high electron mobility transistors with InGaN back-barriers," *IEEE Electron Device Lett.*, vol. 27, no. 1, pp. 13–15, Jan. 2006. DOI: <u>10.1109/LED.2005.860882</u>
- [25] Y. Hori, Z. Yatabe, and T. Hashizume, "Characterization of interface states in Al<sub>2</sub>O<sub>3</sub>/AlGaN/GaN structures for improved performance of high-electron-mobility transistors," J. Appl. Phys., vol. 114, no. 24, pp. 244503-1–244503-8, Dec. 2013: 10.1063/1.4859576
- [26] Q. Feng, Q. Li, T. Xing, Q. Wang, J.-C. Zhang, and Y. Hao, "Performance of La<sub>2</sub>O<sub>3</sub>/InAlN/GaN metal oxide semiconductor high electron mobility transistors," *Chin. Phys. B*, vol. 21, no. 6, pp.067305-1-067305-6, Sep. 2003. DOI: <u>10.1088/1674-1056/21/6/067305</u>
- [27] S. Ganguly, J. Verma, G. Li, T. Zimmermann, H. Xing, and D. Jena, "Presence and origin of interface charges at atomic-layer-deposited Al<sub>2</sub>O<sub>3</sub>/III-nitride heterojunctions," Appl. Phys. Lett., vol. 99, no. 19, pp. 193 504-1–193 504-3, Nov. 2011. DOI: 10.1063/1.3658450
- [28] H. Zhou, G. I. Ng, Z. H. Liu, and S. Arulkumaran, "Improved device performance by post-oxide annealing in atomic-layer-deposited Al<sub>2</sub>O<sub>3</sub>/AlGaN/GaN metal-insulator-semiconductor high electron mobility transistor on Si," Appl. Phys. Exp., vol. 4, no. 10, pp. 104102-1– 104102-3, Oct. 2011. DOI: 10.1143/APEX.4.104102
- [29] J.-M. Peransin, P. Vignaud, D. Rigaud, and L. K. J. Vandamme, "1/f noise in MODFETs at low drain bias," *IEEE Trans. Electron. Devices*, vol. 37, pp. 2250–2253, Oct. 1990. DOI: <u>10.1109/16.59916</u>
- [30] A. V. Vertiatchikh and L. F. Eastman, "Effect of the surface and barrier defects on the AlGaN/GaN HEMT low-frequency noise performance," *IEEE Electron Device Lett.*, vol. 24, no. 9, pp. 535–537, Sep. 2003. DOI: 10.1109/LED.2003.816588
- [31] A. Balandin, K. L. Wang, S. Cai, R. Li, C. R. Viswanathan, E. N. Wang, and M. Wojtowicz, "Investigation of flicker noise and deep levels in GaN/AlGaN transistors," *J. Electron. Mater.*, vol. 29, no. 3, pp. 297–301, 2000. DOI: <u>10.1007/s11664-000-0066-8</u>