High performance atomic-layer-deposited LaLuO₃/Ge-on-insulator p-channel metal-oxide-semiconductor field-effect transistor with thermally grown GeO₂ as interfacial passivation layer

J. J. Gu,1 Y. Q. Liu,2 M. Xu,1 G. K. Celler,3 R. G. Gordon,2 and P. D. Ye1,a
1School of Electrical and Computer Engineering and Birck Nanotechnology Center, Purdue University, West Lafayette, Indiana 47907, USA
2Department of Chemistry and Chemical Biology, Harvard University, Cambridge, Massachusetts 02138, USA
3Soitec USA, Peabody, Massachusetts 01960, USA

(Received 11 May 2010; accepted 17 June 2010; published online 8 July 2010)

Enhancement-mode p-channel metal-oxide-semiconductor field-effect transistor (MOSFET) on germanium-on-insulator substrate is fabricated with atomic-layer-deposited (ALD) LaLuO₃ as gate dielectric. Significant improvement in both on-state current and effective hole mobility has been observed for devices with thermal GeO₂ passivation. The negative threshold voltage (V₉) shift in devices with GeO₂ interfacial layer (IL) further demonstrates the effectiveness of surface passivation. Results from low temperature mobility characterization show that phonon scattering is the dominant scattering mechanism at a large inversion charge, indicating good interface quality. The combination of higher-k LaLuO₃ and ultrathin GeO₂ IL is a promising solution to the tradeoff between the aggressive equivalent oxide thickness scaling and good interface quality. © 2010 American Institute of Physics. [doi:10.1063/1.3462303]

As device scaling of silicon complementary metal-oxide-semiconductor (MOS) is approaching its fundamental physical limits, innovative device structures such as Fin-field-effect transistors (FETs) and Gate-all-around FETs have been proposed and demonstrated for superior electrostatic control. An alternative approach to continue the trend of scaling is by implementing novel channel materials with superior transport properties. Extensive research has been done on using III–V compound semiconductors as n-channel and germanium as p-channel substrate, mainly due to their high electron and hole mobility, respectively. In both cases, one challenging task is the formation of high-quality gate stack with low interface trap density and low equivalent oxide thickness (EOT). Among all the Ge passivation techniques, thermally grown GeO₂ is the most natural choice that has been proven effective in passivating germanium surface.1–5 However, the dielectric constant of GeO₂ is low (k=6), so it cannot be used as the gate dielectric for aggressively scaled devices. On the other hand, high-k dielectric (k>20) is favorable for aggressive EOT scaling. Ternary rare earth oxides such as LaLuO₃ have been considered as promising candidates for “higher-k” gate dielectric.6 Recently, superior LaLuO₃/Ge MOS capacitance-voltage (CV) characteristics have been demonstrated with high pressure oxygen annealing.7 However, in that work the GeO₂ interfacial layer is around 9 nm, which increases the total EOT significantly. For device applications, a much thinner GeO₂ layer is required for proper oxide thickness scaling.

In this letter, we systematically study the effect of a thin thermal GeO₂ passivation layer at LaLuO₃/Ge interface at the transistor level, using germanium-on-insulator (GeOI) formed by Smart Cut technology as the starting substrate. GeOI substrate is attractive because of its transport properties superior to silicon, low capacitance coupling, better electrostatic control and integration potential on Si-platform. Promising pMOSFET results have been reported on GeOI substrates obtained either by Ge condensation technique,8 rapid melt growth method,9 or Smart Cut technology.10–12 Here we present well-behaved transistor performance with atomic-layer-deposited (ALD) LaLuO₃ as gate dielectric. The effectiveness of thin thermal GeO₂ as a passivation layer is demonstrated from both transistor I-V characteristics and the measured effective hole mobility. The high interface quality is further verified by temperature dependent mobility characterization down to 10 K, which shows the dominant phonon scattering mechanism.

MOSFET fabrication starts with a 100 nm GeOI wafer from Soitec. The germanium layer is about 100 nm thick, with (100) orientation and an n-type Sb doping lower than 4×10¹⁵ cm⁻³. The Ge film is produced by layer transfer from bulk Ge, and it is separated from the Si substrate by 400 nm SiO₂ layer. The Si handle wafer has a p-type doping with a resistivity around 14 to 22 Ω cm. From the substrate parameters, the maximum depletion width is calculated to be around 350 nm. Since the maximum depletion width is much larger than the Ge film thickness, the fabricated devices operate in a fully depleted GeOI regime.

The GeOI wafer was first treated with cyclic 2% hydrofluoric (HF) acid and de-ionized water rinse to remove any native oxide present. The rinse was stopped at HF acid and de-ionized water rinse to remove any native oxide present. The rinse was stopped at HF to maintain a hydrophobic surface. Then the wafer was transferred to an oxidation furnace immediately. About 1.5 nm of GeO₂ was thermally grown at 450 °C in dry oxygen ambient. Control samples without thermal oxidation were also prepared. Then 5 nm LaLuO₃ was grown at 350 °C in a horizontal gas flow ALD chamber, with La(amd₃) and Lu(amd₃) as precursors. The procedure is one monolayer of La₂O₃ deposition followed by one monolayer of Lu₂O₃ deposition and then repeats alternatively. Therefore the final ratio of...
La$_2$O$_3$:Lu$_2$O$_3$ is 1:1. Since LaLuO$_3$ is water soluble, a 5 nm Al$_2$O$_3$ capping layer was deposited in an ASM F-120 ALD reactor at a substrate temperature of 300 °C to protect the gate stack throughout the fabrication process. Note that devices without Al$_2$O$_3$ capping layer suffer from severe gate leakage, suggesting that the gate oxide is being damaged during fabrication. Thus the results presented in this Letter are all from devices with the protection layer. After gate stack formation, a p-type dopant BF$_2$ was implanted at 10 keV with a dose of $1 \times 10^{15}$ cm$^{-2}$. The dopant activation was carried out in a N$_2$ furnace at 450 °C for 30 min. Contact windows were opened by BCl$_3$ dry etching to protect the gate stack from water exposure. After a short 10% HCl dip, metal contacts consisting of 10 nm Ti and 70 nm Al were electron beam evaporated, followed by contact annealing at 440 °C in N$_2$. Finally, 30 nm Ni and 80 nm Au was deposited as a gate metal.

Figure 1(a) shows the schematic cross section of the device structure of an ALD La$_2$LuO$_3$/GeO$_2$ MOSFET with thermal GeO$_2$ passivation and an Al$_2$O$_3$ protection layer. The fabricated MOSFETs have a gate width of 100 μm and nominal channel length ranging from 2 to 40 μm. The contact resistance and sheet resistance of the p-implanted region is determined to be 0.87 Ω mm and 260.4 Ω/sq, respectively, both using transfer length method. The dielectric constant of the ALD LaLuO$_3$ is determined to be 24 from pre-previous MOS capacitor measurements. Since GeO$_2$ has a dielectric constant of about 6, the total EOT is estimated to be around 1.14 nm for 5 nm LaLuO$_3$ and 1.5 nm GeO$_2$, not counting the capping layer. Further reduction in GeO$_2$, LaLuO$_3$, and, in particular, Al$_2$O$_3$ capping layer is needed to achieve 1 nm EOT for ultimately scaled devices. Figure 1(b) shows the output characteristics of a typical 2 μm device with gate voltage ranging from 0 to −5 V. The maximum drain current reaches 125 μA/μm at a drain bias of −3 V and the transistor is pinched off at zero gate bias. Transfer characteristics show an on-off current ratio of 2300 at V$_{ds}$=−2 V, mainly limited by reverse biased drain junction leakage current. The threshold voltage (V$_T$) of devices with GeO$_2$ passivation is found to be around −0.53 V determined by linear extrapolation method at a low drain bias. However, devices with direct LaLuO$_3$ deposition at the same gate length show a threshold voltage of around −0.03 V. This means that there is a −0.5 V positive V$_T$ shift for devices without GeO$_2$ passivation. Positive V$_T$ shift is an indirect evidence that the samples without GeO$_2$ passivation have a significantly higher interface trap density.\textsuperscript{13} The charge neutrality level (CNL) in Ge lies close to the valence band. The unpassivated n-type surface gives a larger negative interface trap density from acceptor traps, which tend to facilitate interface states.

As a result, the measured threshold voltage for un-passivated surface is shifted to positive gate voltage. Furthermore, the current-voltage characteristics as shown in Fig. 2 give a direct proof of the effect of GeO$_2$ passivation. After normalizing the EOT and subtracting the threshold voltage, devices with thermal GeO$_2$ interfacial layer show a 33% increase in drive current. The transconductance is also improved after GeO$_2$ passivation.

To further investigate the transport properties and the scattering mechanism, low temperature mobility measurements are performed in a Janis cryogenic system with temperature varying from 300 K down to 10 K. Figure 3(a) shows the low temperature transfer characteristics for a 40 μm device at a drain bias of −50 mV. The off-currents are found to be very low for temperatures below 150 K. This indicates that the leakage source at room temperature is mainly from source and drain junctions. In addition, both on-current and maximum transconductance increase as temperature decreases. This shows that phonon scattering dominates and that the interface is of reasonably good quality. Split CV measurements are also carried out at the same time. By integrating the C$_{gc}$-V$_T$ curve, the inversion charge density is obtained. With the drain conductance calculated from the above I-V measurement, the effective hole mobility as a function of inversion charge density at various temperatures are plotted in Fig. 3(b). The mobility for devices without GeO$_2$ passivation is also plotted for comparison. First of all, the thermal GeO$_2$ interfacial layer clearly provides a factor of 1.5 improvement of the effective hole mobility. This is a direct evidence that GeO$_2$ passivation is beneficial to LaLuO$_3$/Ge interface. Second, as temperature decreases, devices with GeO$_2$ show improvement from a room tempera-
ture mobility of 260 cm²/V s and reach a maximum mobility of about 350 cm²/V s at 35 K. This suggests again that electron-phonon scattering is the dominant mechanism at large vertical fields instead of Coulomb or surface roughness scattering at the interface.

In conclusion, high performance ALD LaLuO₃ GeOI pMOSFETs have been demonstrated with thermal GeO₂ passivation. A maximum drain current of 125 μA/μm for a 2 μm device and a maximum effective hole mobility of 260 cm²/V s at room temperature are obtained. The effect of GeO₂ passivation on LaLuO₃/Ge interface has been confirmed with the increase in on-current and transconductance, positive threshold voltage shift, and 50% improvement in effective hole mobility. This shows that ALD LaLuO₃ with ultrathin GeO₂ passivation layer is a promising gate stack for future Ge pMOSFETs.

The authors would like to thank K. Xu, T. Shen, Y. Q. Wu, and A. T. Neal for valuable discussions.