Direct-current and radio-frequency characterizations of GaAs metal-insulator-semiconductor field-effect transistors enabled by self-assembled nanodielectrics

H. C. Lin, S. K. Kim, D. Chang, Y. Xuan, S. Mohammadi, and P. D. Ye
School of Electrical and Computer Engineering, Purdue University, West Lafayette, Indiana 47907
and Birck Nanotechnology Center, Purdue University, West Lafayette, Indiana 47907

G. Lu, A. Facchetti, and T. J. Marks
Department of Chemistry, Northwestern University, Evanston, Illinois 60208
and the Materials Research Center, Northwestern University, Evanston, Illinois 60208

(Received 31 May 2007; accepted 3 August 2007; published online 27 August 2007)

Direct-current and radio-frequency characterizations of GaAs metal-insulator-semiconductor field-effect transistors (MISFETs) with very thin self-assembled organic nanodielectrics (SANDs) are presented. The application of SAND on compound semiconductors offers unique opportunities for high-performance devices. Thus, 1 μm gate-length depletion-mode n-channel SAND/GaAs MISFETs exhibit low gate leakage current densities of 10−2−10−5 A/cm², a maximum drain current of 260 mA/mm at 2 V forward gate bias, and a maximum intrinsic transconductance of 127 mS/mm. These devices achieve a current cutoff frequency (fT) of 10.6 GHz and a maximum oscillation frequency (fmax) of 6.9 GHz. Nearly hysteresis-free Ids-Vgs characteristics and low flicker noise indicate that a high-quality SAND-GaAs interface is achieved. © 2007 American Institute of Physics. [DOI: 10.1063/1.2776013]

Replacing conventional Si or strained Si with high-performance compound semiconductors as conducting channels is one of the most attractive solutions to push the performance of nanoscale metal-oxide-semiconductor (MOS) transistors to the next level. The lack of high-quality and thermodynamically stable insulators on GaAs or other III-V compound semiconductors in general has prevented them from becoming serious competitors to Si complementary MOS technology. Research on dielectric layers and passivation suitable for III-V devices has led to an extensive literature and includes many approaches. Some of the most studied techniques include sulfur passivation, silicon interface control layer (Si ICL), Ga2O3 generated by photowashing, GaAs layer as the insulating layer. We have previously reported the high-performance GaAs metal-insulator-semiconductor field-effect transistors (MISFETs) fabricated using very thin biomembranelike self-assembled nanodielectrics (SANDs) as the insulating layer. Nanoscopically well-defined SAND layers have high chemical and thermal stability, are smooth and adherent, and can be deposited at room temperature using simple wet chemical techniques. Moreover, GaAs MISFETs with nanoscale organic insulators are advantageous over their GaAs metal-semiconductor field-effect transistor (MESFET) counterparts since the organic insulator between gate and channel prevents gate leakage currents. Thin SANDs developed in the organic thin-film transistor field exhibit excellent insulating properties (with leakage current densities as low as 10−9 A/cm² with native SiO₂ on Si), large capacitances (up to ~2500 nF/cm²), and a single-layer dielectric constant (k) of ~16, enabling low-voltage organic thin-film transistor functions. In this letter, we report on detailed direct-current (dc) and radio-frequency (rf) characterizations of SAND-based GaAs MISFETs. We observe high-quality interface between SAND and GaAs by characterizing low frequency noise with an extracted Hooge constant of 8.6 × 10−5, and the excellent interface quality is further demonstrated by the lack of hysteresis in the Ids-Vgs characteristics.

The GaAs MISFET devices reported in this letter employ an 800 Å Si-doped (4 × 1017/cm³) GaAs layer as the channel and a 1500 Å C-doped (5 × 1016/cm³) GaAs buffer layer on a p+GaAs substrate grown by metal-organic chemical vapor deposition (MOCVD), as illustrated in the inset of Fig. 1. Device isolation is achieved by oxygen implantation, followed by activation annealing performed simultaneously with Ohmic contact formation. Ohmic contacts are formed by e-beam deposition of Au/Ge/Au/Ni/Au multilayer and a lift-off process, followed by a 400 °C annealing in a nitrogen atmosphere for handing.

FIG. 1. Drain current vs gate bias for SAND/GaAs MISFETs at Vds =3.0 V. Inset: schematic view of a depletion-mode n-channel GaAs MISFET with a self-assembled nanodielectric (SAND) as the insulating layer.
atmosphere. NH₂OH pretreatment is used to prepare hydrophilic GaAs surfaces prior to SAND deposition. The SAND deposition has been described previously. 18-20 For gate electrodes, Ti/Au metal deposition is carried out by e-beam evaporation, followed by lift-off.

The SAND films deposited on hydroxylated GaAs surfaces have two thicknesses 5.5 and 16.5 nm. The 16.5 nm thick SAND film is grown by three successive depositions of 5.5 nm thick SAND. The corresponding gate leakage current on a MISFET with a gate length of 1 μm and a gate width of 100 μm is very small, between 10 pA and 10 nA under Vgs = −4 V − +2 V at Vds = 3 V, and is at least six orders of magnitudes lower than the drain current. The dielectric strength of this organic film is as high as 6 MV/cm, which is comparable to that of conventional inorganic gate dielectrics such as SiO₂, Si₃N₄, or HfO₂. The multiple cross-linked Si–O layers in the SAND nanostructure significantly reduce the leakage current in the organic insulator and increase its maximum breakdown strength. 19,20 The Ids-Vgs characteristics for 1 μm gate-length GaAs MISFETs with 5.5 and 16.6 nm SAND films are shown in Fig. 1. The 800 Å thick MOCVD GaAs channel layer leads to a maximum drain current of 260 mA/mm with pinch-off voltages of −2.6 V for 5.5 nm SAND and −3.7 V for 16.5 nm SAND, respectively. The pinch-off voltage is defined as the gate bias under Vds = 3 V when Ids = 0.01 mA/mm. The sheet resistance and Ohmic contact resistance measured by the transmission length method are 2.5 kΩ/sq and 1.5 Ω/mm, respectively. The maximum intrinsic transconductance gms is ~127 mS/mm for the 5.5 nm SAND MISFET and ~101 mS/mm for the 16.5 nm SAND MISFET. The large transconductance values indicate that the interface trap densities are remarkably low. Note that the transconductance does not scale with the dielectric thickness because the devices are operating in depletion mode as opposed to surface channel devices.

Figure 2 shows the typical Ids-Vgs characteristics when Vgs is biased from −4.5 to 0.0 V and back to −4.5 V. The bidirectional gate-bias (Vgs) sweeps generate a hysteresis response indicating some threshold voltage drift. The amount of voltage shift has a significant dependence on the interface trap density at the SAND-GaAs interface. The nearly hysteresis-free response in the Ids-Vgs curves indicates low interface trap densities in this material system. The well-behaved Ids-Vth is also presented in the inset of Fig. 2. The calculated channel mobility for the MISFET with 16.5 nm SAND is ~1890 cm²/V s.

To evaluate the interface quality of the present GaAs MISFETs, we have measured the low frequency noise (1/f) spectral density of the drain in the transistor linear operating regime and have extracted the value of Hooge’s constant αH. A low frequency noise was swept in the frequency range from 1 Hz to 1 KHz with the source terminal grounded. Figure 3(a) shows the drain current noise spectrum at a gate voltage of −3.0 V and drain voltages of 0.1, 0.2, and 0.3 V in the linear region of the Ids-Vds curve. At a constant gate bias, the drain current noise spectrum varies as f−β, where β is close to 1 within 8%, and is therefore referred to as the 1/f noise. The governing Hooge equation for 1/f noise in a resistor is given by:

\[ \frac{S(f)}{I_{ds}^2} = \frac{\alpha_H}{f N} \]  

where \( S(f) \) is the current spectrum, \( N \) is the number of carriers, and \( \alpha_H \) is a constant typically ~10⁻³ in bulk materials. The value of \( \alpha_H \) can be used as a parameter to compare interface trap densities in devices regardless of the specific device parameters. 22,23 For a MISFET channel operating in the linear regime, the drain current can be expressed as:

\[ I_{ds} = \frac{q \mu N V_{ds}}{L^2} \]  

where \( q \) is the elementary charge, \( \mu \) is the channel mobility, and \( L \) is the channel length. Combining Eqs. (1) and (2), one can calculate the current fluctuation in a MISFET operating in the linear regime as a function of drain current:

\[ S(f) = \frac{q \mu \alpha_H I_{ds} V_{ds}}{f L^2} \]  

Figure 3 shows the measured amplitude of current noise as a function of drain voltage Vds at 100 Hz. The excess 1/f current noise spectrum of the GaAs MISFET with SAND is linearly proportional to the drain voltage in the linear regime. The extracted \( \alpha_H \) is 2.6 × 10⁻⁴ for the 16.5 nm SAND-GaAs MISFET at Vgs = −3 V. Table 1 shows the \( \alpha_H \) values for the present SAND-based GaAs MISFETs compared with previously published data for Si MOSFETs having HfO₂ dielectric and metal gates, 24 conventional NEC GaAs MESFETs, 22 and MBE-grown GaAs MESFETs. 22 The \( \alpha_H \) value in the present SAND-based devices is comparable to those of commercial GaAs MISFET devices and superior to those of HfO₂/Si MOSFETs. This result clearly demonstrates that SAND can...
be utilized as the gate dielectric for high-quality interfaces on GaAs substrates.

The rf performance of SAND/GaAs MISFETs was also characterized with cutoff frequencies measured beyond 10 GHz. The rf characteristics are measured in an ambient environment using 8722D network analyzer and on-wafer probing techniques. Devices were biased using bias tees and were measured up to 30 GHz. The rf calibration technique utilizes multiple averaging with short-open-load thru standards. This type of rf measurement can be performed with sufficient accuracy only if the parasitic components of the transistor pads are carefully removed from the intrinsic transistor structure. To obtain the intrinsic cutoff frequency \( f_T \) and maximum oscillation frequency \( f_{\text{max}} \) of the SAND-based GaAs MISFETs, \( f_T \) and \( f_{\text{max}} \) were determined by forward current gain \( (H_{21}) \) and maximum unilateral transducer power gain \( G_p \) extracted from the S parameters under different bias conditions, and de-embedding was carried out using the techniques described previously.\(^{25}\) Figure 4 shows the maximum \( f_T \) and \( f_{\text{max}} \) values achieved for a 1 \( \mu m \) gate-length GaAs MISFET device with 5.5 nm thick SAND layer under biases of \( V_{ds} = 3.0 \) V and \( V_{gs} = 0.1 \) V. A peak \( f_T \) of 10.6 GHz and a peak \( f_{\text{max}} \) of 6.9 GHz are obtained, as shown in Fig. 4, within the reasonable frequency response range for 1 \( \mu m \) GaAs devices. The inset of Fig. 4 presents the summary of all \( f_T \) and \( f_{\text{max}} \) obtained as a function of \( V_{gs} \) at \( V_{ds} = 3.0 \) V.

In conclusion, we have demonstrated the use of SAND nanodielectrics for high-speed GaAs MISFET devices exhibiting excellent transistor characteristics and high-quality interfaces on GaAs substrate. These results suggest good opportunities for manipulating the complex GaAs surface chemistry with unprecedented material options and for using organic dielectrics for high-performance III-V semiconductor devices. The SAND process is flexible, low cost, and far simpler to implement than the previously reported MBE or ALD dielectric deposition processes.

The authors thank the DARPA/ARO (W911NF-05-0187), the NASA Institute for Nanoelectronics and Computing (NCC 2-3163), the NSF (Grant No. ECS-0621949), and the SRC MARCO MSD Focus Center for the support on this research.


\(^{2}\)Physics and Chemistry of III-V Compound Semiconductor Interfaces, edited by C. W. Wilmsen (Plenum, New York, 1985), and references therein.


