## **Electrical Characteristic Definitions**

| Parameter<br>Symbol | Parameter Name                         | Parameter Definition                                                                                                                                                                                       |
|---------------------|----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Timing              |                                        | •                                                                                                                                                                                                          |
| tapr                | Asynchronous Preset Recovery Time      | The minimum time after the asynchronous preset becomes inactive to the next input clock triggering edge.                                                                                                   |
| tapw                | Asynchronous Preset Width              | The minimum pulse width required for the asynchronous preset signal.                                                                                                                                       |
| tн                  | Hold Time                              | The minimum time a valid data level is held after clock triggering edge.                                                                                                                                   |
| t <sub>HP</sub>     | Hold Time for Preload                  | The minimum delay time for data to remain stable after the preload signal becomes inactive. This only applies to TTL-level preload.                                                                        |
| tSRR                | Synchronous Reset Recovery Time        | The minimum time between the synchronous reset going inactive and the next input clock triggering edge.                                                                                                    |
| ts                  | Setup Time, Input or Feedback to Clock | The minimum time a valid data level of input or feedback is stable before the next clock triggering edge.                                                                                                  |
| tSP                 | Data Setup Time for Preload            | The minimum time for input data to be stable prior to the preload signal becoming inactive. This only applies to TTL-level preload.                                                                        |
| twн                 | Clock Width High                       | The minimum width of the clock high from rising edge to<br>the next falling edge. In some cases, simultaneous<br>minimum clock widths (both high and low) will exceed the<br>minimum period of the device. |
| twL                 | Clock Width Low                        | The minimum width of the clock low from falling<br>edge to the next rising edge. In some cases,<br>simultaneous minimum clock widths (both high and low)<br>will exceed the minimum period of the device.  |
| twp                 | Preload Pulse Width                    | The minimum pulse width required to preload the registers. This only applies to TTL-level preload.                                                                                                         |
| tap                 | Asynchronous Preset to Output          | The maximum time required to preset the register output after the preset signal is asserted.                                                                                                               |
| tar                 | Asynchronous Reset to Output           | The maximum time required to reset the register output after the reset signal is asserted.                                                                                                                 |

| Parameter      |                                                                                                         |                                                                                                                                                           |
|----------------|---------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| Symbol         | Parameter Name                                                                                          | Parameter Definition                                                                                                                                      |
| Timing         |                                                                                                         |                                                                                                                                                           |
| tco            | Clock to Register Output                                                                                | The maximum time it takes to obtain a valid data level on the output pin after an input clock triggering edge is applied.                                 |
| tCR            | Input or Feedback to Registered<br>Output from Combinatorial Configuration;<br>Output Mux Select 1 to 0 | The minimum time from input or feedback to<br>registered output as output mux selection changes<br>from combinatorial to registered output 1 to 0).       |
| tEA            | Output Enable Time, Clock to Output                                                                     | The minimum delay between when an input is asserted and the output switches from a high-<br>impedance state to HIGH or LOW logic state.                   |
| tER            | Output Disable Time, Input to Output                                                                    | The minimum delay between when an input is asserted and<br>the output switches from a HIGH or LOW logic state to a<br>high-impedance state.               |
| tF             | Fall Time                                                                                               | The minimum time for a signal to fall from 80% to 20% of its stabilized high value.                                                                       |
| tpD            | Propagation Delay, Input or Feedback to Combinatorial Output                                            | The time for a signal to propagate from input or feedback to output.                                                                                      |
| tPR            | Power-up Reset Time                                                                                     | The minimum time for a registered output signal to be reset after the power is applied.                                                                   |
| tPXZ           | Output Disable Time, OE to Output                                                                       | The minimum delay between when a dedicated enable signal is asserted and the output switches from a HIGH or LOW logic state to be a high-impedance state. |
| tpzx           | Output Enable Time, $\overline{OE}$ to Output                                                           | The minimum delay between when a dedicated enable signal is asserted and the output switches from a high-impedance state to a HIGH or LOW logic state.    |
| t <sub>R</sub> | Rise Time                                                                                               | The minimum time for a signal to rise from 20% to 80% of its stabilized high value.                                                                       |
| tRC            | Input or Feedback to Combinatorial<br>Output from Registered Configuration;<br>Output Mux Select 0 to 1 | The minimum time from input or feedback to combinatorial output mux selection changes from registered to combinatorial output (0 to 1).                   |
| Voltage        |                                                                                                         | •                                                                                                                                                         |
| Vcc            | Supply Voltage, Positive Potential                                                                      | The voltage required across supply and ground terminals of a TTL or CMOS integrated circuit.                                                              |
| Vi             | Input Clamp Voltage                                                                                     | The maximum input clamp voltage limit on every input pin.                                                                                                 |
| Vih            | High-Level Input Voltage                                                                                | The minimum high-level input voltage that is guaranteed to represent a high logic level.                                                                  |
| VIL            | Low-Level Input Voltage                                                                                 | The maximum low-level input voltage that is guaranteed to represent a low logic level.                                                                    |
| Vон            | High-Level Output Voltage                                                                               | The minimum high logic level guaranteed for all outputs.                                                                                                  |
| Vol            | Low-Level Output Voltage                                                                                | The minimum low logic level guaranteed for all outputs.                                                                                                   |

| Parameter<br>Symbol | Parameter Name                           | Parameter Definition                                                                                                                                                     |
|---------------------|------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Current             |                                          |                                                                                                                                                                          |
| lcc                 | Supply Current, Corresponding to Vcc     | The maximum current into the $VCC$ terminal of a TTL or CMOS integrated circuit.                                                                                         |
| h                   | Input Current with Maximum Input Voltage | The maximum current into an input pin when the input voltage is applied to the input pin.                                                                                |
| Іін                 | High-Level Input Current                 | The maximum current into an input pin when a logic-high level is applied to the input pin.                                                                               |
| lι∟                 | Low-Level Input Current                  | The maximum current into an input pin when a logic-low level is applied to the input pin.                                                                                |
| Іон                 | High-Level Output Current                | The maximum current into an output pin to guarantee an output logic-high level.                                                                                          |
| IOL                 | Low-Level Output Current                 | The maximum current into an output pin to guarantee an output logic-low level.                                                                                           |
| Isc                 | Output Short-Circuit Current             | The current into an output when that output is short-circuited to ground (0.5 V).                                                                                        |
| Іогн                | High-Level Leakage Current               | The maximum current into a high-impedance state output pin when a high logic level is applied to the output pin.                                                         |
| lozl                | Low-Level Leakage Current                | The maximum current into a high-impedance state output pin when a low logic level is applied to the output pin.                                                          |
| Miscellaneous       |                                          |                                                                                                                                                                          |
| Cin                 | Input Capacitance                        | The input pin capacitance at a specified voltage and frequency.                                                                                                          |
| Соит                | Output Capacitance                       | The output or I/O pin capacitance at a specified voltage and frequency.                                                                                                  |
| ТА                  | Operating Free Air Temperature           | The ambient homogeneous temperature of the environment during operation.                                                                                                 |
| Tc                  | Operating Case Temperature               | The maximum chassis temperature during operation.                                                                                                                        |
| fmax                | Maximum External Frequency               | The f <sub>MAX</sub> , <sub>External</sub> is the maximum clocking frequency with external feedback. It is the reciprocal of the clock period (ts +tco).                 |
| fmax                | Maximum Internal Frequency               | The fMAX, Internal is the maximum clocking frequency with internal feedback. An internal counter is used to determine "fcnt."                                            |
| fmax                | Maximum Frequency without Feedback       | The $f_{MAX}$ , No Feedback is the maximum clocking frequency with no feedback. It is the reciprocal of the sum of the data setup time (ts) and the data hold time (th). |