## Homework 13

Due at the beginning of your scheduled lab period

| Last Name (Printed): |                     |            | Lab Div: | Date: |
|----------------------|---------------------|------------|----------|-------|
| E-mail:              | <b>@</b> purdue.edu | Signature: |          |       |

<u>Printed</u> copies of these pages along with your <u>original</u> (hand-annotated, not photocopied) written solution in the <u>space provided</u> (unless otherwise indicated) are required in order to receive credit. NOTE: The purpose of homework is to provide an opportunity for practicing the kinds of problems you will be asked to solve on quizzes and exams – <u>copying the work of someone else does not accomplish this.</u>

1. [11 pts] Complete the system control table, below, and derive the system control equations needed to complete Step 5 of Experiment 13. Write out each equation using Verilog syntax.

| Decoded<br>State | Instruction<br>Mnemonic | MWE | PCC | POA | IRL | IRA | AOE | ALE | ALX | ALY | IPE | OPE |
|------------------|-------------------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| S0               | _                       |     |     |     |     |     |     |     |     |     |     |     |
| <b>S</b> 1       | HLT                     |     |     |     |     |     |     |     |     |     |     |     |
| <b>S</b> 1       | LDA                     |     |     |     |     |     |     |     |     |     |     |     |
| <b>S</b> 1       | ADD                     |     |     |     |     |     |     |     |     |     |     |     |
| <b>S</b> 1       | SUB                     |     |     |     |     |     |     |     |     |     |     |     |
| <b>S</b> 1       | AND                     |     |     |     |     |     |     |     |     |     |     |     |
| <b>S</b> 1       | STA                     |     |     |     |     |     |     |     |     |     |     |     |
| <b>S</b> 1       | INA                     |     |     |     |     |     |     |     |     |     |     |     |
| <b>S</b> 1       | OUA                     |     |     |     |     |     |     |     |     |     |     |     |

Equations for each system control equation (written as assignment statements in Verilog):

| 2. | [14  | pts] Ref | erring to S | Step 5 of  | the  | lab13   | 3_top_te    | [qm  | Late   | .v file | provide  | d for Exp | eriment 13 | 3 on |
|----|------|----------|-------------|------------|------|---------|-------------|------|--------|---------|----------|-----------|------------|------|
|    | the  | course   | website,    | sketch     | a    | block   | diagram     | of   | the    | entire  | circuit  | below,    | showing    | the  |
|    | inte | rconnect | tions amon  | ng the var | rioı | ıs modu | les as well | as a | ll the | inputs  | and outr | outs.     |            |      |

Score: \_\_\_\_\_ / 25