## **ECE 270 Course Syllabus**

## **Instructors:**

Dave' Meyer Office: MSEE 238 Hours: T/W/R, 3-4 pm E-mail: <a href="meyer@purdue.edu">meyer@purdue.edu</a>
Rick Kennell Office: EE 252 Hours: M/W/F, 2-3 pm E-mail: <a href="meyer@purdue.edu">rick@purdue.edu</a>

Course Web Site URL: https://engineering.purdue.edu/ece270

- materials covered on the first day of class are available on the Course Documents page

**Course E-mail Address:** <u>ece270@ecn.purdue.edu</u> (please send all correspondence concerning ECE 270 to this address)

**Course Text:** *Digital Design Principles and Practices (5<sup>th</sup> Ed.)*, John Wakerly, ISBN 978-013446009

**Materials Required for Purchase:** In addition to the course text listed above, you will need to purchase the following materials:

- iClicker Student Response Unit (available at bookstores register on Blackboard)
- Master Parts Kit (available at <a href="http://www.elexp.com/pur\_ece270\_362.aspx">http://www.elexp.com/pur\_ece270\_362.aspx</a>) only needed if you have not previously purchased the kit for another ECE lab course

| Lagranias Outsoms           | Lastura and Lab Tanica                                                      |
|-----------------------------|-----------------------------------------------------------------------------|
| Learning Outcome            | Lecture and Lab Topics                                                      |
| 1. An ability to analyze    | Number systems, base conversion, switching algebra, basic electronic        |
| and design CMOS logic       | components and concepts, logic signals, CMOS logic circuits, logic levels   |
| gates (8 lectures)          | and noise margins, current sourcing and sinking, transition time,           |
|                             | propagation delay, power consumption and decoupling, Schmitt                |
|                             | triggers, transmission gates, three-state and open-drain outputs            |
| 2. An ability to analyze    | Combinational circuit analysis and synthesis, mapping and                   |
| and design combinational    | minimization, timing hazards, XOR/XNOR functions, programmable              |
| logic circuits (8 lectures) | logic devices, hardware description languages, combinational building       |
| ,                           | blocks: decoders, encoders, and multiplexers                                |
| 3. An ability to analyze    | Bi-stable elements, set-reset and data latches, data and toggle flip-flops, |
| and design sequential       | state machine structure and analysis, clocked synchronous state             |
| logic circuits (9 lectures) | machine synthesis, state machine design examples: sequence                  |
| logic circuits (5 lectures) | generators, counters and shift registers, and sequence recognizers          |
| 4. An ability to analyze    | Signed number notation; radix addition and subtraction; adder,              |
| and design computer logic   | subtractor, and comparator circuits; carry look-ahead adder circuits;       |
| circuits (11 lectures)      | multiplier circuits; BCD adder circuits; simple computer top-down           |
| circuits (11 lectures)      |                                                                             |
|                             | specification, instruction execution tracing, bottom-up realization, basic  |
|                             | extensions, and advanced extensions                                         |
| 5. An ability to realize,   | Demonstration of Basic Logic Functions, Measurement of Gate Electrical      |
| test, and debug practical   | Characteristics, Measurement of Gate Timing Characteristics,                |
| digital circuits            | Implementation of Dual and Complement Functions, Investigation of           |
| (13 lab experiments)        | Timing Hazards, Introduction to ispLever™ and Programmable Logic            |
|                             | Devices, 7-Segment Alphanumeric Decoder, Introduction to Sequential         |
|                             | Circuits, Introduction to ispMACH Development Board, Scrolling 7-           |
|                             | Segment Display, Digital Combination Lock with Pseudo-Random                |
|                             | Combination, Arithmetic Circuit, Simple Computer                            |