Macroelectronics: Perspectives on Technology and Applications


Flexible and large area electronics (macroelectronics) using amorphous, low temperature polysilicon, and various organic and inorganic nanocrystalline semiconductor materials is beginning to show great promise. While much of the activity in macroelectronics has been display centric, a number of applications where macroelectronics is needed to enable solutions that are otherwise not feasible are beginning to attract technical and/or commercial interest. In this paper, we discuss the application drivers and the technology needs and device performance requirements to enable high performance applications to include RF systems.

Keywords—Flexible electronics, large area electronics, macroelectronics, thin film transistors

I. INTRODUCTION

Flexible and large area electronics using amorphous silicon (a-Si), low temperature polysilicon (LTPS), and organic & inorganic nanostructured semiconductor materials is a technology that is beginning to show tremendous promise. Thin film transistors (TFTs) using a-Si and LTPS on rigid silicon and glass substrates are mature technologies, primarily employed for driving active matrix liquid crystal displays and image sensors but also for photovoltaics to power remote or portable electronics. A major reason for the success of these TFT-centric solutions is that solutions based on commercial silicon IC microelectronics would not be economically viable.

MicroElectronics technology has revolutionized computing and communications associated with all manner of systems. As device scaling continues, and we move fully into the age of “systems on a chip” and “systems in a package,” these advances will not only continue, but become more pervasive. Yet, as revolutionary as microelectronics has been, there are functions that are not well addressed by conventional microelectronics technology. Since the driving force behind microelectronics has been smaller and smaller devices in smaller and smaller areas, those applications that require the electronics to be spread over a large area are difficult or cost-prohibitive to achieve with the conventional approach. An example of this shortcoming can be understood by consideration of an active matrix flat panel display. Here, there is a requirement for electronics control at each pixel of the display that might cover an area as large as 1m². Other examples include solar cell arrays where photo diodes must be spread over areas as large as several square meters to collect sunlight sufficient to run the equipment of interest, and x-ray imagers large enough to capture images of the body without the requirement for photographic film. In a similar fashion it is desirable to have the capability of spreading electronics over a surface in order to control or modify the surface characteristics or to monitor the conditions over a large surface and not just at a specific local site.

Establishing a viable manufacturing technology not only could result in lower cost electronics for certain applications, but the ability to fabricate devices over large areas on flexible substrates would provide a distributed, yet integrated, electronics capability for large area applications. Further, with a flexible substrate, the electronics package might be folded or rolled up for storage when not operational. By reducing cost and complexity of electronics and using a flexible substrate, it becomes easier to distribute the overall electronics package over an entire structure or area. To achieve these objectives a number of technical challenges must be overcome. If existing integrated circuit (IC) methods are to be replaced (augmented) in important electronics applications, then the materials, processes, and devices available with current macroelectronics technology must be significantly improved.

While electronic components like packaged integrated circuits (ICs), resistors, capacitors, inductors and various other passive elements such as printed antennas on flexible substrates (RF on flex) have been in use in one form or another for more than a decade, what has not been achieved is the incorporation of active circuit elements such as diode and transistor arrays onto flexible substrates. Such integration could have many advantages in achieving space and weight reduction compared to standard printed circuit board (PCB) approaches. While valuable, the chip-on-flex method is limited when the active (transistor-based) electronics must be distributed over a large area (such as displays and imagers mentioned above). The advantages of large area active electronics and the multiple possible form factors and weight/space savings of flex has created a driving force to combine these two capabilities. While the initial interest is in replacement of existing products, there are many opportunities for new applications and capabilities. To differentiate this concept from well-known, existing technologies and because both the transistor dimensions (compared to ubiquitous “microelectronics”) and the product applications tend to be...
large sized, we refer to this class of technology as “Macroelectronics.”

The solution to the flat panel display, solar cell array, and x-ray imager problem is based on TFT-on-glass technology. As noted above, methods have been developed to deposit and process material that provides a large area, integrated device array that delivers the required electronic function. Extension of these approaches to flexible substrates has many potential advantages. This “next generation” flexible electronics can be viewed as the creation of large area, monolithic integrated circuits, much as the creation of solid state integrated circuits replaced interconnection of discrete parts on a circuit board. However, here the substrate is a flexible support structure, rather than a silicon wafer. The dimensions of the transistors need not be submicron as is the case for today’s chip-based microelectronics. Rather, micron-sized (1-10 µm) features are acceptable and will facilitate cost effective manufacture. While such device dimensions will not provide the highest possible performance, there are applications for electronic solutions where high performance is not required. Rather, the driving requirements are sensing/control of a large surface area, reduced system weight/volume/cost, or flexible form factor to allow integration of the electronics package into the physical structure. For example, if a conformal distributed electronics platform were available, a number of distributed sensors, antenna and lighting elements could be integrated to provide true real time sensing and imaging of objects. These could be used in military and avionic applications. Conformal electronics with integrated high sensitivity imaging and sensing elements would enable three-dimensional medical imagers. Another interesting application with potential to become pervasive is wearable electronics.

To help reach this goal, a variety of technologies to fabricate distributed electronics based on thin film transistors and flexible substrates are under investigation. The ultimate purpose is to create a technology infrastructure that enables electronic solutions not feasible with today’s existing microelectronics-based manufacturing methods. If successful, macroelectronics will open up a large set of applications (that are not currently served by Si CMOS adequately) as shown in Figure 1. The rapid commercialization and adoption of macroelectronics ultimately depends on cost and performance metrics for the given application.

While there are a large number of new research initiatives on large area macroelectronics around the world, in the following section, we would like discuss important aspects of the Macroelectronics program at DARPA, which is exploring macroelectronics as a solution for a variety of problems. Over the last ten years, there were a number of DARPA sponsored research initiatives in flexible displays, direct write electronics, thin film photovoltaics, and batteries that created the foundation to build macroelectronic systems (see Figure 2).

**II. APPLICATION DRIVERS**

Many of the most demanding military and aerospace electronics applications are space-, weight-, and power-
(SWAP) constrained, yet the components must be kept affordable if the overall system is to be viable. Advanced technologies that address both the SWAP and cost factors of future electronics are key to maintaining the dominant position in military systems. Therefore, the goal of the Macroelectronics program is to develop novel form factor technologies with the potential for increasing the utility of electronic subsystems while at the same time offering significant cost reductions over the existing paradigm. To reach this goal, the emphasis of the Macroelectronics program is to identify and develop innovative technology to fabricate distributed electronics based on TFTs and flexible substrates. Specifically, the performance of thin film transistors will be comparable to that associated with bulk semiconductor devices of similar dimensions while cost-effectively manufactured on flexible substrates. Development of this capability will be closely coupled with system designers to ensure that proposed Macroelectronics solutions meet all the technical and cost requirements for a variety of large-area, distributed, flexible electronic subsystem applications. The ultimate purpose is to create a technology that enables electronic solutions not feasible with today’s existing microelectronics-based methods. Examples include such diverse functions as diagnostic, control, and sense functions to manipulate the properties and environment over a large surface (not just at discrete points), integration of the electronics into the structure in order to free space/weight for other system functions such as fuel, sensors etc., or better human I/O interface in electronic systems.

Additionally, while many other significant technology advances must occur, Macroelectronics may also be technology to facilitate advanced prosthetics such as described in previous work on “sensitive skins”.

Silicon CMOS wafers typically cost about $10/cm², and compound semiconductors are even more expensive. Thus, if many chips are required per subsystem the cost of just the components can become prohibitive. A simple cost analysis highlights the issue at hand. For example, a cost assessment for microelectronics and macroelectronics for large area applications is shown in Figure 4, which summarizes the cost differential between the solutions for a distributed electronic application with a 1000 cm² area. A discrete IC solution is > $100 for just the components. Assembly costs can further increase cost significantly. In contrast, the goal of the Macroelectronics program is $0.1/cm² ($100/1000cm²).

Of course, low cost is no advantage if operation cannot be achieved for relevant classes of problems. Hence performance must be significantly enhanced for solutions to be viable. While cost is a significant factor in the drive to create a Macroelectronics technology, enhanced reliability matters too. Rather than individual wires connecting a large number of components on a surface, macroelectronics will enable the simultaneous integration of all components onto the substrate. From this perspective, the advantage is analogous to the conversion from hybrid circuit technology to integrated circuit technology: the key difference, of course, being that macroelectronics will produce a really, really big chip!

One of the most important and most challenging applications for the proposed macroelectronics technology is extending current TFT technologies to reach the RF levels of performance needed to support very large, light weight, low cost, active, electronically scanned antennas for DoD communication and surveillance systems. A multi-disciplinary team is developing higher performance TFT fabrication and materials technologies, enhanced TFT design tools and software, and low cost manufacturing techniques for large area RF circuits on flexible plastic substrates. The goal is RF circuit performance at over 500 MHz with applicability to large military active antenna radar systems operating in the UHF or higher regime.

Given today’s geopolitical climate, the pressure to improve the mission capability of unmanned aerial vehicles (UAVs) is very high. The space, weight, power, and cost of UAV avionics is driving engineers to look for alternative methods of incorporating antennas and their associated electronics into UAVs. However, current state-of-the-art airframe designs have been pushed to their limits. Communications and additional electronic capabilities are desired without compromising vehicle performance.

Many next-generation military RF surveillance systems require very large active antenna arrays which are flexible and conformal. Targeted systems include UAVs with antennas conformally mounted to wing surfaces, airships with large conformal antennas, and space systems which must have...
antennas stowable in a small volume for lift-off and then deployable in orbit to cover a large area. Antenna sizes of up to 5000 square feet or more are needed for these systems. Extremely low weight is critical for airborne or space borne applications, and low cost is required to attain system affordability goals. Flexible plastic antennas incorporating flexible active circuitry are ideal candidates to meet these requirements. Active circuitry on these antennas includes low noise amplifiers (LNAs), RF switches, active RF combiners, and digital control circuits. A number of these systems operate in the UHF frequency range (~500 MHz), while others operate at S-Band (5 GHz) or X-Band (8-12 GHz). The UHF systems have antenna diameters of up to 150 feet. While Si-based TFTs may be able to support UHF applications, higher performance devices will be needed to address S and X-band operation.

State-of-the-art antennas used to perform the above functions are built today as stand-alone units. These antennas are secondarily attached to the aircraft as fairings or protruding surface mounted systems and are hard-wired to signal processing and control systems within the platform. Protruding antennas have a number of drawbacks including reduced aircraft endurance due to increased drag and weight, and increased RF signature and required maintenance due to their protruding nature. In addition, the electronics and associated signal conditioning modules used to amplify, control and process the signals from conventional antennas account for a significant portion of the weight and space of the avionics system. Hence, there is a need for conformal, non-protruding antenna systems with integrated electronics that overcome the deficiencies of conventional systems. Conformal arrays with integrated electronics, such as a Transmit/Receive (T/R) module, offer significant benefits to the platform including:

- Increased aircraft endurance and integrity due to reduced drag and weight (by eliminating protruding antennas and parasitic support structures, and reducing the amount of wiring and associated cut-outs in the structure)
- Increased performance due to larger apertures, reduced losses by integrating the electronics in closer proximity to the radiating elements, and greater flexibility in selecting antenna placement locations on the platform
- Multi and/or wideband RF performance and graceful system degradation due to increased control with integrated electronics
- Reduced cost and downtime associated with maintenance due to reduced overall system complexity
- Reduced RF signature of the platform (by eliminating protruding structures)

One of the demonstration vehicles for the program will be a multichannel antenna subarray fabricated and tested in the final phases of the project. The subarray will include low noise amplifiers, RF switches, combiners, and power regulation using Macroelectronics TFT-based active components, and matching networks and delay lines using macromelectronic passive components implement in the large flexible substrate. The final demonstration will consist of a 2 foot by 2 foot flexible UHF radar antenna segment containing UHF-capable flexible TFTs, which can demonstrate scalability to the larger sizes needed by emerging systems. Ultimate military platforms for the technology include unmanned airborne surveillance craft, airships, and ship-borne/space-borne arrays, illustrated in Figure 5.

Another goal of the large area electronics effort is to explore textile materials and textile/garment manufacturing for building VHF, UHF and microwave antennas using textile substrates and textile manufacturing methods. The technology would then be exploited to manufacture novel electronic products. Examples are being applied at frequencies from VHF through microwave in both active and passive applications. The result is an ability to produce very large, lightweight, low cost and, if desired, flexible antennas for a variety of terrestrial, airborne and space-based applications.

Textile techniques utilize computer-controlled volume-production manufacturing techniques to build sophisticated arrays with the tolerances and repeatability afforded by computer-automated textile processes. The result is lighter weight and lower cost antennas than existing solutions. Electronic textile manufacturing methods such as computer-automated embroidery of conductive threads, laser-cutting and adhesion of conductive cloths, non-woven techniques, and metallic knits for building custom antennas are being investigated. The resulting antennas can also be encapsulated into composite structures that could include textile substrates to provide man-portable antennas for enhanced communications and identification of friendly forces.

While RF is a dominant and daunting challenge for applications of TFT to large area electronics, there are other opportunities with significant operational payoff. The ability to efficiently utilize the surface areas of large structures as part of an intelligent sensor network will allow a larger, highly responsive, complex system for real-time monitoring and response. Electronics embedded with sensors over a surface would provide area (versus point) coverage and provide local processing of the sensor data to include amplification, signal conditioning, routing, and switching. Maintenance of a real-time operational database of structural information can permit early warning of degradation, damage and the potential for...
catastrophic failure, thereby minimizing a structure’s lifetime cost.

The performance and behavior characteristics of nearly all in-service structures can be affected by degradation resulting from sustained use as well as from exposure to severe environmental conditions or damage resulting from external conditions such as impact, loading abrasion, operator abuse, or neglect. These factors can have serious consequences on the structures as related to safety, cost, and operational capability. Therefore, the timely and accurate detection, characterization and monitoring of structural cracking, corrosion, delamination, material degradation and other types of damage are a major concern in the operational environment.

Structural Health Monitoring is increasingly being evaluated by the industry as a possible method to improve the safety and reliability of structures and thereby reduce their operational cost. Structural health monitoring technology is perceived as a revolutionary method of determining the integrity of structures involving the use of multidisciplinary fields including sensors, materials, signal processing, system integration and signal interpretation. The core of the technology is the development of self-sufficient systems for the continuous monitoring, inspection and damage detection of structures with minimal labor involvement. The aim of the technology is not simply to detect structural failure, but also provide an early indication of physical damage. The early warning provided by an SHM system can then be used to define remedial strategies before the structural damage leads to failure.

Another capability the program is developing is novel structural health monitoring technologies through the use of built-in distributed sensor networks integrated with composite and metal structures. The basic idea of the technology is to use a network of distributed piezoelectric sensors/actuators embedded on a thin dielectric carrier film to monitor and evaluate the integrity of a structure. A diagnostic unit is used to collect and process signals obtained during the monitoring process. The signals can then be analyzed to determine the integrity of the structure. In active mode, actuators generate pre-selected diagnostic signals and transmit them to neighboring sensors whose response can then be interpreted in terms of damage location and size or material property changes within the structure. In passive mode the system can be used as a continuously monitoring sensor network. Both modes permit real-time structural analysis and evaluation along with constant collection of structural data and information while the structure/vehicle is in service. Current systems are being tested for use in a variety of applications such as in the monitoring of crack growth, bond-line repairs on multi-riveted metallic joints and composites, hot spot monitoring of inaccessible parts such as landing gears, monitoring of machined parts such as frames and fittings, and monitoring of pressure vessels. The technology can be employed to constantly monitor critical areas on in-service structures, equipment and vehicles.

A major drawback of the existing technology is in its networking capability with a multitude of sensors applied to physically large structures. The greater the number of sensors, the greater the number of wires and electronics required to connect and work with them. Although increasing the number of sensors can to some extent improve the resolution of detection of damage in a structure, it can at the same time increase signal noise. Therefore scalability of the technology can be a major challenge. This issue can slow down the time required to inspect a structure using a SHM system and increase the cost of inspection. Both factors can limit the use of the technology.

In order to resolve these issues, it is vital to reduce the number of controlling wires and sensors on a structure. One possible method to do this would be to use built-in switches using thin film transistor technology. The goal of the effort is to develop a structural health monitoring system that can be applied to structures of any geometry and configuration and has the capability for enhanced damage detection using embedded control of the actuators and sensors. The system will be versatile for application to large or small (hot-spot) structures that utilize a large number of sensors and will be low-cost.

Since nearly all in-service airborne, ground, and sea-based vehicles, buildings, space, and weapons system platforms require some form of inspection and maintenance procedures to monitor their integrity and health condition, to prolong life span, or to prevent catastrophic failures, the potential applications of the developed system are very broad. Some near-term applications include large-scale rocket motors, military and commercial aircraft and reusable space launch vehicles.

The interest in higher performance, large area electronics is not limited to the Department of Defense. NASA is developing a variety of deployable space system concepts for future missions where very large structures are required. Examples are large aperture radars (>400 m²), optical telescopes (>10 m diameter) and solar sails (m to km wide). For these missions, low mass and volume systems such as thin-film membranes with new lightweight deployment systems such as inflatable and rigidizable structures are required. These membrane systems will require integrated sensors for health monitoring and shape sensing and in some cases shape control. To keep the mass low (e.g. mass density of 2-4 kg/m³ for large aperture radars and a few g/m² for solar sails), it is essential to integrate the sensors with the membrane. Therefore macroelectronics is expected to be a critical enabling technology if these demanding missions are to be achieved.

Recent measurements of solid-earth surface deformation using interferometric synthetic aperture radar (InSAR) have enabled major advances in the scientific understanding of crustal deformation associated with seismicity. InSAR techniques are capable of providing cm-level surface displacement measurements at fine resolutions (tens of m) over wide areas (hundreds of km). Next generation, large aperture (>400 m²) InSAR systems hold the promise of providing data that could better the scientific understanding of global earthquake physics to the extent that they might ultimately lead to an earthquake forecasting capability [1,2]. These InSAR systems will provide fine temporal sampling (on the order of hours to days) in order to capture the subtle effects associated with fault interactions and strain accumulation between
earthquakes. Moreover, revisit times on the order of minutes can be used for disaster response scenarios.

Fig. 6 A passive membrane antenna for SAR applications [6]

The extremely large mass and stow volume of the current rigid manifold phased array antennas will make it almost impossible for the radar to fit in existing launch vehicles [3,4]. Therefore, for such large apertures, new technologies such as the Jet Propulsion Laboratory’s (JPL) lightweight membrane antenna shown in Figure 6 are ideal (passive membrane antennas for SAR). Where membrane-based antennas are assumed, conventional packaging technologies are currently being considered for placement of transmit/receive (T/R) modules [5]. Although innovative, this approach has reliability challenges in addition to the high cost of integrating individual electronic components. Hence, the macroelectronics approach is a paradigm shift that could solve these issues.

Two critical issues need to be solved before active membrane antennas can be implemented in space:

1. Array calibration: Since a membrane-based antenna lacks structural rigidity, the array is prone to deformation due to thermal and mechanical forces. In turn this affects the phase stability of the array and compromises its performance. Therefore, an approach for detecting and correction of parameters such as planarity and temperature is essential. Other health monitoring components such as sensors for detecting tears and punctures are also required.

2. Integration of T/R modules with the membrane: Due to the number of T/R modules on a very large array, integration, reliability, performance, manufacturability and cost of an active membrane antenna must be demonstrated to provide characteristics at least as good as those currently available with conventional technology.

Additional applications for macroelectronics-based solutions are also anticipated. Figure 7 (proposed health monitoring system) shows a conceptual health monitoring system for the TransHab space habitat [7]. A real-time health monitoring system for detecting adverse conditions and their location and initiating corrective actions is critical to improving crew safety and the time spent monitoring structural problems and their repair. This system is comprised of a network of integrated thin film sensors and control mechanisms embedded into the multilayer structure. Structural defects and cracks will be detected and located automatically, for smaller defects a passive self-healing mechanism will correct the problem. Embedded actuators interfaced with embedded strain gages will be used for controlling static and dynamic loads. Integrated temperature sensors and variable emissivity material will be used for temperature control of the habitat. Integrated TFT technology will enable these low mass future systems.

Another example of the potential for large area electronics is for remote sensing of deep space and the cosmos relies on increasingly larger and larger telescopes whose sensitivity and spatial resolution probe to ever greater distances. The James Webb Space Telescope, a 6-meter telescope flying at L2, will identify and study the first stars born in our universe. SAFIR, a 10-meter mid and far-infrared telescope will probe the formation of planetary systems in our Galaxy. The Terrestrial Planet Finder, an 8-by-4 meter telescope will image Earth-like planets around nearby stars and give us crude spectra of their disk-integrated atmospheres and surfaces. Succeeding generations of space telescopes will be larger and require even greater optical precision, which is only achievable by driving down the mass of a telescope’s collecting area while increasing our ability to achieve and maintain the precise optical figure needed to obtain pristine images.
Integrated macroelectronics would represent an enabling technology for these future telescopes. Fine-grained active thermal control for both telescope mirrors and support structures using integrated sensors, heaters, and variable-emissivity elements will minimize thermal deformations and the resulting aberrations, leading to low-mass telescope designs which in turn would allow large collecting areas to be launched. Active shape control of optical surfaces using embedded/integrated shape sensing and actuator elements will lead to further improvements in the key kg/m² areal density metric. Along this technology path are large, >10 m diameter, membrane mirrors, with layers of reflective material, structural support, and macroelectronic sensing and control elements which maintain precise figure control. With these large lightweight mirrors, the telescopes of 2020+ will cost-effectively tackle future scientific challenges.

III. HIGH PERFORMANCE DEVICES

While current TFT technology is highly developed, it is limited in what applications it can address. For instance, a major interest is to apply TFT technology to flexible substrates. Significant effort has been made to provide this capability for displays, but with only limited success. Further, TFT circuit performance has been limited by relatively poor device characteristics compared to bulk Si. Existing methods are constrained by materials and/or substrate process limitations and result in TFTs with low mobility that supports only low frequency circuit operation. Thus, applications that require even modest computation, control, or communication functions cannot be addressed by today’s TFT technology. To achieve the desired ability to implement large area electronic functions, it is necessary to significantly improve TFT device performance and to develop cost effective fabrication methods that are compatible with flexible substrates.

Flexible circuits built with existing a-Si and LTPS device technologies have mobilities one to two orders smaller than those built on crystalline silicon. To highlight the need for higher mobilities, in Figure 8, we present a map of mobility versus applications that can be enabled for a particular mobility regime.

While device structures and materials with high electron mobility to achieve high performance are the focal point of the effort, there are other several other factors that must also be considered. Perhaps most significant is the need for thin, but reliable, gate dielectrics to allow relatively low voltage operation. Low resistance, ohmic contacts will also be essential to minimize the effects of parasitics on device performance. Since it is difficult to make small devices over large areas, it is essential to minimize the parasitics which degrade RF performance from that based on semiconductor material parameters. From a circuits perspective, high device yield and uniformity must be achieved. Finally, the metal interconnects must provide both low resistance and durable, rugged performance when the substrate is flexed.

Because there is significant literature already available that describes efforts at improving the device/circuit characteristics of conventional Si-based TFTs, no description of their current status is needed here. The interested reader is referred to the review articles in the current issue of this journal [8] and to several excellent reference volumes [9, 10]. Instead, efforts that focus on device design and novel device concepts seeking to overcome current limitations and extend TFT technology into new macroelectronic arenas are summarized.

Current TFT fabrication and design techniques have not been optimized or even evaluated for application in the military radar frequency ranges of interest described above. Performance for RF applications is being addressed by developing high mobility polysilicon TFTs using temperature-annealed and laser crystallized techniques. RF TFTs also need relatively short (~1 µm) and wide (400 or more µm) transistor sizes. Issues of scalability, low gate resistance, and low on-resistance are being addressed for low noise amplifiers (LNA) with high gain and low noise figures and low loss switches. These improved TFTs are currently being fabricated on thin flexible metal films, based on a process developed by Hatalis with a digital circuit performance of several hundred MHZ as shown in Figure 9.

A next generation of designs is now underway containing a number of RF structures as shown in Figure 10. Techniques for fabricating these TFTs directly on flexible plastic films with higher performance and lower cost are also underway.
Fig. 9 TFTs are currently being fabricated on flexible metal foils with performance of several hundred MHz.

Fig. 10 Next-generation TFT fabrication runs on metal foils and plastic films consist of RF designs and other features supporting accurate model parameter extraction.

The Macroelectronics project is also bringing advanced modeling capabilities by enhancing AIM-SPICE to provide capability for modeling RF circuits. Extending the modeling capabilities down to one µm channel lengths has been performed, and noise modeling and S-parameter capabilities are being incorporated. The modeling is also being fitted with extracted data from the high performance TFT process, providing RF designers capabilities for designing radar circuits. Two-dimensional models, shown in Figure 11, are also in development to provide a higher level of model fidelity and assistance in improving TFT reliability.

Fig. 11 TFT modelling enhancements include two-dimensional visualization.

In order to enhance the performance of TFTs, laser recrystallization has been the industry approach. Among the various recrystallization approaches, sequential laterally solidified (SLS) silicon is a preferred method to achieve high mobilities. In SLS, laser crystallization of an amorphous silicon film is performed using a patterned excimer laser beam sequentially flashed onto the film, leading to large-grain polycrystalline silicon, or even single-crystal silicon regions [11, 12]. This method is distinct from excimer-laser annealing method, which in general provides lower TFT mobilities and has lower equipment throughput. While SLS processes have been reported for glass, it has not been successfully implemented on polymer substrates and thus represents a major challenge for the Si-based approach. n-channel field-effect mobilities in excess of 100 cm²/V-s have recently been achieved, with data implying eventual n-channel mobilities of about 350 cm²/V-s. Successful development of the SLS process recrystallization of Si on flexible substrates will be a major enabler for a variety of new applications.

For even higher performance applications, compound semiconductors are the material of choice just as with conventional crystalline microelectronics. Therefore, given the potential of SLS to provide quality polycrystalline Si, it is also of interest to explore SLS for other semiconductor materials. Such materials as Ge, GaN, SiC, and InP can in principle be deposited at low temperature and heated via laser to recrystallize areas large enough and with mobilities high enough to provide useful device characteristics. Amongst the additional challenges in successfully developing this approach is the requirement to deposit and anneal in the appropriate background ambient to achieve the appropriate elemental ratios for the recrystallized materials.

Recent results promise far better thin-film transistor devices from certain polycrystalline compound semiconductors than from polysilicon. Polycrystallinity means a high concentration of grain boundaries, which normally degrade the transport properties[13] of polycrystalline transistors by means of Fermi level pinning. Even more strongly than silicon, most (but not all) III-V compound semiconductors, pin the Fermi level mid-gap at surfaces such
as grain boundaries, resulting in large barriers to transport, depletion of the grains’ interiors[14], and lowering the conductivity. Fermi level pinning at the interface to the gate also prevents field-effect modulation of a channel’s conductivity, further degrading transistor performance[15]. Poly-InAs, however, remarkably exhibits two anomalous properties: Its surface Fermi level pins above the conduction band edge, resulting in accumulation rather than depletion at surfaces such as grain boundaries[16,17]. And its electron effective mass is about an order of magnitude lighter than silicon’s, resulting in proportionately higher mobility. These two properties in combination greatly reduce the barrier to carrier transit across grain boundaries and throughout highly defected material. Furthermore, the wide separation between the conduction band minimum and satellite conduction band valleys is predicted to support a peak saturated drift velocity of about $8 \times 10^7$ cm/s in single-crystal material [18], which is at least an order of magnitude faster than the $v_{sat}$ of ideal single-crystal silicon. Thin films of InAs have been under development since 1968, and have already demonstrated electron mobilities[19,20] in the range of 800 cm$^2$/V·s to 3000 cm$^2$/V·s. These experimental results are consistent with InAs TFTs achieving cutoff frequencies above 1 GHz for a 10 µm feature size and above 10 GHz for 1 µm $L_g$. If these results can be integrated into large area processing and extended perhaps to other semiconductors, a major limitation of TFT-based electronics could be circumvented.

As deposition and crystallization of semiconductors on flexible, low temperature substrates is a significant problem, non-thermal means of providing high mobility semiconductors are also being explored. These approaches include TFTs made from microstructured silicon or nanowire transistors. Both have the capability to provide highly crystalline semiconductor materials by a variety of printing/deposition methods that do not require thermal processes to achieve high quality semiconductors. This approach uses micro/nanoscale objects – nanotubes, nanowires, ribbons, disks, platelets, etc. – of high quality single crystal semiconductors. A collection of these building blocks constitutes a type of material that can be deposited and patterned, by dry transfer printing or solution casting, onto plastic substrates that forms an effective semiconductor layer to yield mechanically flexible thin film transistors that have excellent electrical properties [21]. Because this approach separates the semiconductor growth process from the device substrate, it is independent of traditional requirements for epitaxy, thermal budgets for processing and other considerations. As a result, it is well matched not only to flexible electronic systems on plastic substrates but also to devices that require heterogeneous or three-dimensional integration.

A key feature of these objects is that they are formed directly from conventional wafers using lithography and etching steps. As a result, they naturally exploit the highly developed crystal growth and doping technologies that have emerged from decades of effort in the semiconductor industry. Solution or dry transfer printing them onto plastic substrates can yield high performance flexible thin film transistors. This type of approach has been successfully demonstrated for highly bendable device arrays of modest size (left frame; Fig. 12b), and it is scalable to large areas [24]. The right frame of Fig. 12b shows the characteristics of a typical device that uses an organized array of silicon ribbons. The level of performance – mobilities greater than 300 cm$^2$/V·s, on/off ratios as high as $10^6$ exceeds, by a large margin, the previous best for transistors formed by printing onto plastic substrates.

Fig. 12 (a) presents optical and scanning electron micrographs of wires and ribbons of single crystal inorganic semiconductors, produced by lithographic processing of conventional wafers. Collections of these elements can be printed onto low temperature substrates, such as plastics, to form the semiconductor component of flexible electronic devices. Part (b) shows an image (left) of an array of silicon ribbons as the semiconductor and typical current-voltage characteristics (right) from one of these devices. The performance of devices of this type can approach that observed in conventional silicon MOSFETs [22,23].

Although the problems associated with thermal deposition and recrystallization are circumvented with this approach, for low-temperature processing the challenge of achieving high gate dielectric integrity remains, and there is the additional difficulty of achieving low-resistance source and drain contacts without performing a high-temperature implant activation step, which may require laser processing of the source-drain regions. One strategy to avoid these problems involves growing the dielectric and performing the doping before the semiconductor is printed onto the low temperature substrate.
Even without these types of schemes, however, work to date indicates that mobilities of >200 cm²/V.s can be achieved for devices with channel lengths sufficiently long that the effects of the Schottky contacts do not severely degrade device performance. Non-RF optimized devices fabricated with the nanoribbon/wire approach with gate lengths of 2 µm have shown $f_T$ of over 100 (see Figure 13). Even better results can be expected for compound semiconductor devices which can also be fabricated via this method.

Fig. 13 $f_T$ and $f_{max}$ calculated from S-parameters taken at multiple bias points. $V_d$ was set at -1, -2 or -5 volts and $V_g$ was swept from -2 to -7 volts. $f_{max}$ was calculated from both Maximum Available Gain and from Unilateral Power Gain

Single-wall carbon nanotube (SWNT) TFTs have received significant attention for microelectronic applications recently because of their unique properties, including potential mobilities of 10,000 cm²/V.s or higher, as well as the ease and low expense of producing them in large quantities. These same properties make them attractive for large area electronics because of the potential for achieving extremely high field-effect mobilities on plastic substrates, with the semiconductor deposited from a liquid at room temperature, perhaps using printing methods [26]. For these applications, the SWNTs can exist in the form of random network [27] or aligned arrays [28,29] between the source and drain electrodes of the thin film transistor. Figure 14 shows an image of an array of tubes formed by guided growth, and the output characteristics of a device fabricated with a similar collection of tubes [29]. In both the array and the network geometries, good performance can be obtained – mobilities of ~100 cm²/V.s or better and On/Off ratios greater than 1000. Due to the extremely high intrinsic per-tube mobilities, it is expected that very high device mobilities will be possible by increasing the fill factor of tubes from the current relatively low values of 1-2%.

Several major challenges must be overcome in order to take full advantage of carbon nanotubes as an electronic material. A major barrier to very low-temperature processing is the gate dielectric; it is difficult to form low-temperature deposited dielectrics with high dielectric integrity and with low hysteresis for the tube devices. Next, since carbon nanotubes as grown can be either semiconducting or metallic, a means must be found either to remove the metallic tubes selectively or render them insulating; otherwise, the metallic tubes will act as shorts. Finally, for maximum device performance, it is desirable to have a large density of nanotubes aligned in parallel between source and drain; therefore, just as in the case of other semiconductor nanowires, a reliable means must be developed to orient and position the nanotubes. Here again, not only may this approach provide a means to high performance devices for large area electronics, but as with the nanowire type approach, “printing” of C nanotubes may also be a viable route to 3D and heterogeneous integration.

An area beyond the scope of this paper is the development of model and simulations tools that can be used for device and circuit design as well as predictive engineering. Since these devices are not single “wires” or single crystals, but rather an ensemble of particles, the aggregate behavior as well as interfering effects must be consider. While only limited work has been completed to date, nonetheless, very encouraging results that provide good agreement with experiment have been achieved. Alam and co-workers have developed an
analytical SPICE-like compact model for thin-film transistors based on nanobundle composites with wire density below the percolation limit. (Alam ref) They identified three variables -- channel length to tube length, channel length to mean-free-path, and tube-density to percolation density --- as controlling the transport properties of macroelectronic thin-film transistors. This model could be used to optimize nanobundle transistors and sensors and allow overall system design based on conventional SPICE-based simulation tools. Further, they developed a self-consistent linear electro-thermal percolation model for thin-film transistors based on nanobundle composites appropriate for all densities and channel lengths. This model explains the channel length dependencies of conductance of the available experimental data published to date in the literature. The next step is to generalize this work to a self-consistent transistor model that can be used to design devices for macroelectronic applications and develop statistical VLSI design techniques for circuits based on flexible components (whose parameters may be changing randomly as a function of time) for macroelectronic applications.

Finally, a non-semiconductor solution is also being explored. An ideal technology for macroelectronics would be one that is ultra-fast, compatible with nearly any substrate, requires only low-temperature processing, and is inexpensive. Metal-insulator electronics has the potential to fit that ideal because the active device is compromised of amorphous materials and avoids the troublesome issues of grain boundaries.

The basic building block is the metal-insulator-metal (MIM) tunnel junction. Electrons tunnel from one metal layer to another through an ultra-thin (2 to 3 nm) insulator on the order of 1 fs, and provide diode current-voltage characteristics. Generally these characteristics are “soft” because the metal-insulator junction produces only a weak nonlinearity. However, a double-insulator (MIIM) diode [30] exhibits dramatically sharper nonlinearity, resulting from a quantum well formed between the two insulators. It is hoped that this will enable practical thin-film diodes for rectification of ultrahigh frequency signals. Small, prototype metal insulator diodes have been fabricated and tested beyond 200 GHz. The challenge is now to develop a controlled process that not only provides the desired MIIM structure and characteristics, but one that can be fabricated reliably on flexible substrates over large areas.

![Fig. 15 Concept of a MIMIM tunneling transistor.](image)

The concept of a MIMIM tunneling transistor has existed for decades. In this transistor outer layers of metal form the emitter and collector, and electrons tunnel through a thin base metal layer sandwiched in the middle, between two thin insulators, as shown in Figure 15(a). The middle metal base region is thin enough that hot electrons injected from the emitter junction flow through the base without significant scattering. In this way, current injected into the base controls current from emitter to collector, thereby providing current gain. As with the single-insulator MIM diode, the MIMIM tunneling transistor has poor performance characteristics. A major reason for the poor performance is that the tunneling electrons have a broad energy distribution, as depicted in the figure. With a double-insulator situated between the emitter and the base, the performance of the MIIM tunneling transistor [31] improves dramatically. As depicted in Figure 15(b), the quantum well provides allowed states that substantially narrow the energy distribution of the tunneling electrons, resulting in a sharper turn-on and higher gain.

The predicted performance is for an fmax of 3.8 THz at a power output per device of ~1 mW. In addition to the potential for tremendous performance, the devices can be made using standard fabrication facilities and materials. Because the metal-insulator technology depends on thin vertical dimensions, performance is not expected to degrade significantly when deposited on flexible substrates and over large areas. However, there are numerous material engineering challenges to be overcome in any thin film technology. In addition, parasitic elements of large macroelectronic devices will need to be understood and their impact included in device models. Current efforts are directed at developing the required materials and deposition technology to provide the desired thin film structure. Subsequent work will characterize the device performance and reliability.
IV. MANUFACTURING

The growing interest in high-performance, large-area, low-cost electronic devices and systems fabricated on flexible substrates requires new process tools and methods. Conventional approaches do not allow for rugged, lightweight, flexible, large-area macroelectronic circuits incorporating high-mobility transistors. Technologies to provide this capability are under development in three major areas: enhanced TFTs and novel, nanomaterial-based devices as described above, process technologies compatible with large-area, flexible, and low temperature substrates, and patterning technologies that can provide µm-scale features and alignments over a variety of substrate types and sizes. A major reason for the interest in macroelectronic circuits with the critical dimensions in the 1-10 µm range is that they can be made using processing methods which do not require the complex, costly methods associated with microelectronics. However, for such circuits to become useful, they have to be built on large substrates (cm to several m). This is now being done in production for AMLCDs on glass as shown in Figure 16. Thus, there is an existence proof that electronics manufacturing over a large area can be done cost effectively.

Flexible, large area electronics will be most successful when similar capability exists for plastic substrates.

Macroelectronics will ideally benefit from the large investment in manufacturing infrastructure being made by the display and photovoltaic industries. Such methods as sequential lateral solidification and rapid thermal processing are expected to be applicable to large area electronics as well. The method of choice for fabrication of these electronic components is “roll-to-roll” because of the assumed compatibility with flexible substrates and low cost. However, there are considerable challenges to be overcome. The main issues to be addressed are covered well by Sheats [32]. Other manufacturing related topics are also discussed in this Proceedings (see papers by K. Allen, R. Parashkov, M. Chabinyc, K. Jain, and R. Ludwig).

![Fig 16 Seventh generation (Gen 7) AMLCD glass substrates.](image)

In order to fully exploit the high mobility performance of the semiconductors developed in the macroelectronics effort, it is necessary to perform lithography with µm-scale critical dimensions and registration tolerances. However, large-area patterning with high resolution is a significant challenge. In addition to standard photolithography, large-area soft lithography techniques that permit µm-scale critical dimensions and registration tolerances, as well as high-resolution embossing and delamination methods will be evaluated. The emphasis here is not to develop new approaches as much as to exploit those capabilities being created by the microelectronics and display industries and adapt where necessary for those aspects of the macroelectronics program that are unique.

Direct writing techniques may have more of a role for custom, large area electronics than would be possible for low cost, high volume manufacturing [33,34,35] Direct writing techniques could provide cost effective, rapid response fabrication of custom, low volume special purpose macroelectronics. Here, methods like ink jet printing may be especially attractive. Specialized methods such as thermal spray [36] could provide novel methods for metalization and direct deposition of passives such as resistors, capacitors, and antenna patterns. Laser transfer of fully processed chips may also be important to provide critical, high performance components not available via roll to roll processes or to provide faster, more adaptable and cost effective assembly than is possible via pick and place [37].

Materials are a critical element of almost any new electronics program. However, again other large area electronic applications are the primary driver. Barrier coatings (to prevent degradation from water, oxygen, or sunlight) and dielectrics are not expected at this time to be unique. However, given the desire for significantly higher performance than with conventional TFTs, it may be necessary to develop novel materials and/or fabrication processes for the gate dielectric if performance commensurate with high mobility is to be realized. Substrates are an area where new approaches may be possible because transparency is not an issue. Besides thin metal foils, plastic films capable of withstanding processing temperatures of over 500°C such as various silicone resins [38] allowing the high performance (and high fabrication temperature) TFT processes to be done directly on the plastic film can be explored. As mentioned previously, textile substrates can also be considered either to provide better manufacturability, lower cost, or ease of integration into wearable structural elements [39,40].

Finally, since one of the main attractions of Macroelectronics is “flexibility”, a major issue that must be resolved is just what is meant and how might it be achieved. No doubt there are some applications where a rigid substrate (such as today’s flat panel displays) is adequate. In other situations, a bendable or conformable substrate might be adequate, in others, rollable. At the far end of the spectrum, the flexible electronics might actually be crumpled. Currently, the major efforts in flexible electronics are addressing performance and reliability. However, some promising work has been reported on stretchable interconnects by Wagner (see this Proceedings).
We are also developing new approaches to electrically and mechanically interconnect flexible elongated body structures that contain microelectronic elements to form systems that can be installed over large surface areas with complex geometrical characteristics, such as compounded radii of curvature, or which can be rolled or folded for transportation and which can be rapidly deployed for use in the field.

Two of the approaches currently being developed are schematically illustrated in Figures 17 and 18. In each case passive and active electronic components such as conductors, resistors, TFTs and others, are fabricated on elongated prismatic substrates such as thin and narrow strips and circular cross-section filaments, and the later are assembled to form large Prismatic Integrated Networks (PIN).

Fig. 17 Schematic diagram illustrating how flexible elongated prismatic elements, such as thin strip or filaments having predetermined dimensions may be connected to a flexible bus and mounted on complex surfaces.

In the approach illustrated in Fig. 17, referred to as PIN on BUS, microelectronic circuits are fabricated on elongated substrates which are in turn connected to a single or multiple electrical bus. The dimensions of the individual prismatic substrates are adjusted to achieve the desired area coverage once installed on the targeted structure (e.g. airfoil) and also to ensure that physical integrity and device performance are maintained.

In the approach shown in Fig. 18, the elongated prismatic structures are woven together and electrically interconnected to form large area networks containing optoelectronics devices, sensing and actuating elements, power sources and others, and which can readily be rolled or folded, even in cases where the individual strips or filaments have relatively low flexibility.

![Fig. 18 Photographs (top and bottom left) illustrating how rectangular cross-section strips and circular section rods may be woven and interconnected to form large area structures that may be rolled or folded. A schematic diagram how the elongated structure may be assembled is shown on the right.](image)

V. SUMMARY AND CONCLUSIONS

Macroelectronics has the potential to open new directions in electronics: directions not based on ever-higher levels of integration and performance, but on fulfilling roles that conventional microelectronics cannot. In other articles in these Proceedings, the case is made for “plastic electronics” that seeks to apply low cost, roll-to-roll type processing to make simple, inexpensive, “throw away” electronics. This is one example of a new dimension. In this article, we have described another dimension. One again not based on replacing microelectronics (perhaps even exploiting it where appropriate), but on providing a capability that microelectronics is not suited for. Specifically, providing solutions to problems that require the electronics to be physically large and interconnected such that an entire area and not just discrete points can be monitored, measured, and modified as needed.

The success of the flat panel display industry and the rapidly developing photovoltaic industry are testaments to the need for large area electronics solutions. However, there are needs that go much beyond these existing technologies. Conformal and flexible form factors to provide portability and ability to install the large area electronics in a variety of locations and form factors is one very desirable attribute that is receiving much attention and is proving to be quite difficult. Even more difficult is to not just integrate a flexible substrate, but also to maintain or even improve electrical performance. It is this capability that we have stressed herein. We have described a variety of challenging application drivers such as RF sensor arrays and physical integrity monitors, but once capability for these types of applications becomes available, then commercial applications will likely follow (example, “systems on a display panel”).
The keys to achieving the desired levels of functionality are advances in device technology that can be manufactured cost effectively over large areas and process methods that provide these high-performance devices and their interconnections at adequate levels of integration in high yield on flexible substrates with tools that can be operated at reasonable throughput/cost. Much of the required advances in process and tools will come from the display and photovoltaic industry. But to achieve the device/circuit performance for demanding applications, significant improvement in materials and device characteristics must be achieved.

We have described several potential routes to enhanced device performance. These include further refinements of the existing polysilicon TFT technology to improve both device characteristics and uniformity and to achieve modest RF performance. Better understanding of the recrystallization process and the effects of defects on alternative semiconductors may lead to integration of materials that can provide significant improvement over today’s TFTs. However, given the difficulty of understanding and overcoming defects in semiconductors, entirely alternative approaches are also being pursued. Rather than try to minimize the impact of defects, certain defect-tolerant and nanostructured semiconductors and CNT-based TFT technology seek to avoid the effects of defects rather than the presence of them. Finally, an even more novel idea is to not use semiconductors at all. Rather, build devices that can operate with high performance, but with amorphous materials (which are the most compatible with low temperature, high throughput, large area processing). To achieve this capability, devices based on MIM diode concepts are being pursued.

It is much too early to know which, if any, of these new concepts can be brought to fruition. But, as this article and this Proceedings shows, there are strong driving forces to create Macroelectronics. So, while microelectronics and new nanoelectronics continue on the road to smaller and smaller, there are also many in the electronics community pushing the idea that “bigger can be better.”

ACKNOWLEDGMENT

The authors would like to thank M. Lucas of Northrop Grumman, R. Cortez, and Darrel Hopper of the US Air Force Research Laboratory, Stephen Kilpatrick, Albert Huang and Barry Perlman of US Army Research Laboratory and CERDEC, Patrick Williams of Systems Planning Corporation, Viktoria Greanya and Farzad Fereshteh of Booz Allen Hamilton. The authors would like to thank Dave Van Buren at JPL for the discussions on applications of macroelectronics to space-based optical systems.

REFERENCES


Approved for Public Release, Distribution Unlimited
Sources

Prototyping Applications: Sensors, Electronics, and Integrated Power


Robert H. Reuss (SM) has been a Program Manager with the Defense Advanced Research Projects Agency (DARPA) Microsystems Technology Office since 2001. He is responsible for the Large Area Distributed Macro Electronics (Macroelectronics) and Clockless Logic (CLASS) programs for the MTO. He is also responsible for the Mission Specific Processing program for the TTO. His technology interests lie in the area of application of materials and electrochemistry technologies for advanced microelectronic applications and microsystems integration. Prior to joining DARPA, Dr. Robert Reuss was a Research Faculty member at the University of Colorado and he worked seven years for the U.S. government as a research and development manager. He joined Motorola Semiconductor Products Sector in 1981, where he led development teams in the area of evaluation and application of new device fabrication process technologies. This included rapid thermal annealing, selective epitaxial growth, silicon on insulator and maskless ion beam implantation. He also worked in strategic technology for Motorola focussing on low-power technologies aimed at reducing current drain. In 1996 he was named Director of Advanced Technology for Motorola Energy Systems, addressing the development of electrochemical capacitor technology for novel applications in wireless communications, portable power and transient power load leveling applications. In August 1997, he joined the Flat Panel Display Division. His major responsibilities included directing teams developing advanced emitter and display materials, and the acquisition and protection of intellectual property. From June 2000 until August 2001, he worked as a strategy and external research manager for the Semiconductor Sector of Motorola. Dr. Robert Reuss received a Ph.D. in Chemistry from Drexel University in 1971. Dr. Reuss is an elected Member of Motorola Science Advisory Board, Senior Member of IEEE and a past chairman of the Phoenix Chapter of IEEE Waves and Device Societies. He has published over 50 papers and has been awarded 13 U.S. patents.

Babu R. Chalamala (S’85–M’87–SM’00) is the founder and president of Indocel Technologies, Inc., Research Triangle Park, NC. Prior to starting Indocel, he was on the research staff of MCNC, Research Triangle Park, NC; Motorola, Inc., Tempe, AZ; and Texas Instruments, Dallas, TX, for ten years. Dr. Chalamala has extensive experience in display technology, large area electronics, and microelectronic materials development. He received a BTech degree in Electronics and Communications Engineering from Sri Venkateswara University in 1987 and a PhD degree in Physics from the University of North Texas in 1996. He published 85 technical papers and was awarded 8 US patents. He is a Senior Member of the IEEE and a member of the Materials Research Society, the Electrochemical Society and the Society for Information Display. He chaired and organized three Materials Research Society symposia: Flat Panel Displays and Sensors in 1999, Flexible Electronics in 2003 and 2004, and was organizer of the 1st IEEE Workshop on OLEDs in 2002. He served as a guest editor of the Proceedings of the IEEE, MRS Bulletin, and the IEEE Journal on Selected Topics in Quantum Electronics. He chaired the IEEE Lasers and Electro-Optics Society Technical Committee on Displays from 2001-2004 and led an IEEE wide initiative that created the IEEE/OSA Journal of Display Technology. He serves as a General Chair of the MRS Fall Meeting in 2006.

Alina Moussessian received her Ph.D. in Electrical Engineering from Caltech in 1997. At Caltech she worked on microwave and millimeter-wave power combining, beam-steering, computer-aided design and microwave circuits. After graduation she joined the Radar Science and Engineering Section at JPL, where she worked on Shuttle Radar Topography Mission (SRTM) radar testing and the development of a testbed airborne radar sounder for the Europa Orbiter Radar Sounder. She worked in industry from 2000 to 2001, developing optical telecommunication components. Since returning to JPL in 2002 she has been involved in technology development.
projects for very large aperture phased arrays. She is currently working on membrane radar systems for future NASA missions and advanced components technology for membrane-based phased arrays. She is currently the supervisor of the Radar Technology & Hardware Implementation Group.

Michael Kane is a Distinguished Member of the Technical Staff at Sarnoff Corporation. At Sarnoff he has worked on novel organic and inorganic thin-film transistor technologies for flexible plastic active-matrix displays and electronic circuits, architectures for organic electroluminescent displays, liquid-crystal display pixel structures, electrical instabilities in amorphous and polycrystalline silicon thin-film transistors, SiGe BiCMOS wireless IC design, and optical range camera and monolithic fingerprint imagers. Before joining Sarnoff he was Project Leader of the Ultrafast All-Optical Switching Project at Siemens Corporate Research, and Group Head of the GaAs IC Design Group at Microwave Semiconductor Corp. He is the author or co-author of about 50 technical papers on electronic and optical processes in semiconductors, solid state displays, optical switching, and electronic circuit design, and holds 13 U.S. patents on analog and digital circuit design, organic electroluminescent displays, plasma displays, and microelectronic fluid delivery. He has served as a visiting faculty member in the Department of Electrical Engineering at Princeton University, teaching courses in Solid State Physics and Solid State Displays. Dr. Kane received the PhD in Electrical Engineering from Princeton University, where he studied ultrafast carrier-carrier scattering among nonequilibrium carriers in semiconductors.

Amrita Kumar is Director, Business Development, Projects & Technology at Acellent Technologies, Inc. She graduated from Drexel University with an MS and Ph.D. in Mechanical Engineering and Mechanics and has served Acellent in various capacities over the past six years including being Acellent's liaison with the industry. Dr. Kumar specializes in the manufacturing and micro-mechanical analysis of composite materials and in areas of Structural Health Monitoring. She is the recipient of the Albert & Harriet Soffa Fellowship (1995-1998), a graduate award in recognition of academic achievement and research in mechanical engineering. Dr. Kumar has authored over 20 publications in journals and conference proceedings and is a member of the 2003 SPIE Smart Structures award-winning team. She serves on several advisory committees including Caterpillars SHIELD program.

David Zhang expertise is on signal processing, optimization, electronics and electrical systems design. He received double BS degrees (Dept. of Automation and School of Economics & Business Management) from Tsinghua University, Beijing, China. He received the outstanding graduate honor when he graduated in 1994. He received his MS degree from Electrical and Computer Engineering Department, University of Maryland, College Park. He was a graduate fellow of University of Maryland, College Park from 1997-1999. He obtained his Ph.D. degree from Electrical and Computer Engineering department, University of Maryland, College Park in 2002. Dr. David C. Zhang joined Acellent Technologies in 2002 and he is currently working on multiple advanced projects from electrical systems design to signal processing in the structural health monitoring (SHM) field.

John A. Rogers, obtained BA and BS degrees in chemistry and in physics from the University of Texas, Austin, in 1989. He received from MIT the SM degrees in physics and in chemistry in 1992 and the PhD degree in physical chemistry in 1995. From 1995 to 1997, Rogers was a Junior Fellow in the Harvard University Society of Fellows. During this time he also co-founded and served as Director of a thin film metrology startup that was later acquired by an established company in 1998. He joined Bell Laboratories as a Member of Technical Staff in the Condensed Matter Physics Research Department in Fall 1997. He served as Director of this department from 2000-2002. He is currently Founder Professor of Engineering at University of Illinois at Urbana/champaign, where he pursues research on flexible electronics, unusual photonics systems, and new methods for micro/nanofabrication.

Garret Moddel recently took a three-year leave of absence from his position as a professor of Electrical Engineering at the University of Colorado at Boulder to co-found Phiar Corporation, where he serves as President and CEO. Phiar develops ultra-high-speed metal-insulator electronic devices. Before Dr. Moddel came to the University in 1985, he spent the first four years of his professional career as a founding employee a Silicon Valley solar cell start-up company. He is an inventor on over 20 US patents, has co-authored over 120 technical publications, and is a fellow of the Optical Society of America. Dr. Moddel earned a BSEE degree from Stanford and MS and PhD degrees in Applied Physics from Harvard.
a “dumb” structure and make it “smart” by adding lightweight, conformal sensors. Dr. Kunze has successfully managed a number of government contract development programs with a focus on transitioning and implementing the technology into military and commercial applications. Prior to launching SI2 from Triton Systems, Inc., Dr. Kunze was the Vice President and Business Unit Leader of Triton’s Structural Materials Group. His efforts led to the development of computational materials and process technology which became one of the core technologies of SI2’s business. He led an effort that developed a modified silver ink for use in Direct Write manufacturing. Dr. Kunze designed Triton’s first organic field effect transistors for manufacture using Direct Write processes. Dr. Kunze obtained his M.S. in Mechanical and Aerospace Engineering and Ph.D. in Materials Science and Engineering from the University of Virginia. He received his B.S. in Mechanical Engineering from Worcester Polytechnic Institute.

**Erik Handy** is a Senior Scientist at SI2 Technologies, Inc. where he is responsible for Materials and Manufacturing issues relating to the design, fabrication, and testing of conformal sensor systems. His work ranges from the fundamental development of SI2’s Direct Write materials and manufacturing technology to the application of the technology in the design and fabrication of conformal antennas and associated microelectronics. Dr. Handy conceived and led the development of SI2’s proprietary laser transfer Direct Write processes for high performance electronics manufacture. He has been Principal Investigator on various programs, including efforts using laser transfer to build conformal T/R modules for antenna systems and efforts to develop conformal radar antennas for small UAVs. Prior to joining SI2, Dr. Handy laid the technical foundation for Sensera, Inc., a Triton Systems’ spin-off company focused on sensor development. He served as PI for a number of programs. This technology became the basis for establishing another venture-backed company, Triton BioSystems, Inc. Several patents have been filed related to his work at SI2 Technologies and Triton BioSystems. Dr. Handy received his Ph.D. from the Massachusetts Institute of Technology where his graduate research focused on the development of metal-organic light emitting devices.

**Erik S. Harmon** earned a Ph.D. and MSEE in solid state physics within the electrical engineering department at Purdue University, and a B.S. in electrical engineering from the University of California at Davis. His research focuses on compound semiconductor devices and materials, notably optoelectronic devices, high-speed transistors, and defect tolerant thin-film devices. His past work has measured minority carrier transport properties in heavily doped GaAs and InGaAs, thermal velocity limits to diffusion in bipolar transistors, and mechanisms of ultra-fast recombination in LTG-GaAs. He has commercialized a 40 GHz optical detector module and is currently developing single-photon sensitive photodetectors and multi-GHz thin film transistors. Harmon is research manager at LightSpin Technologies, Inc.

**David B. Salzman** earned a Ph.D. and M.A. in physics from the University of Chicago and a B.S. in physics from Yale University. He is president and co-founder of LightSpin Technologies, Inc., of Bethesda, MD. He has published papers and invented in the fields of semiconductors, computer graphics, and electron optics. Salzman has served as a program officer in advanced scientific computing at the NSF, where he created the 44-agency, government-wide initiative on scientific visualization; as the executive director for research of the John von Neumann National Supercomputer Center, with an appointment in applied & computational mathematics at Princeton University; as resident technologist for the strategic computing & telecommunications program at Harvard University; and in technical and management positions at startup companies prior to LightSpin Technologies, Inc.

**Jerry M. Woodall** earned a Ph.D. in electrical engineering from Cornell University and a B.S. in metallurgy from MIT. Woodall teaches alternately at Purdue and Yale Universities, and serves as chief scientist of LightSpin Technologies, Inc. His citation for winning the National Medal of Technology attributes fully half of the entire world’s annual sales of compound semiconductor components to his research legacy. He created the first high-purity crystals of GaAs and InP, the first practical compound semiconductor heterojunction (GaAs/AlGaAs, making red LEDs practical), the superluminescent infrared LED (used in TV remote controls), the room-temperature injection laser (making possible laser printers, laser pointers, DVD & CD players, and computer networks), the heterojunction bipolar transistor and pseudomorphic high-electron mobility transistor (HBT and pHEMT, used in RF and microwave circuits), the weight-efficient solar cell, and low-temperature MBE growth. He is a member of the National Academy of Engineering; a fellow of the APS, IEEE, ECS, and AVS; past president of the ECS and AVS; and member of the AIP board executive committee. He has published 315 publications in the open literature and been issued 67 U.S. patents. He has also won the IEEE Jack Morton Award, ECS Solid State Science and Technology Award, ECS Edward Goodrich Acheson Award, IR 100 Award, Heinrich Welker Gold Medal, and AVS Meded Welch Award, among others.

**M. Ashraf Alam** received the B.S.E.E. degree from Bangladesh University of Engineering and Technology in 1988, the M.S. degree from Clarkson University, Potsdam, NY, in 1991, and the Ph.D. degree from Purdue University, Lafayette, IN, in 1994, all in electrical engineering. From 1995 to 2000, he was with Bell Laboratories, Lucent Technologies, Murray Hill, NJ, as a Member of Technical Staff in the Silicon ULSI Research Department. From 2001 to 2003, he was the Technical Manager of the IC Reliability Group at Agere Systems, Murray Hill, NJ. In 2004, he joined Purdue University as a faculty member of the Electrical and Computer Engineering Department. His research interest involves physics of carrier transport in semiconductor devices, and he has worked on theory of transport models, quasi-ballistic transport in bipolar transistors, MOCVD crystal growth, laser dynamics, and most recent recently, on the theory of oxide reliability and transport in nanocomposite materials.

**Stephen C. Jacobsen** received his BS degree in 1967 and his MS degree in 1970 from the University of Utah. He received his Ph.D. degree from MIT in 1973. He returned to Utah to establish the Center for Engineering Design (CED) where he is currently Director and a professor of Mechanical Engineering. He holds additional appointments in the Bioengineering, Computer Science, and Surgery Departments at the University of Utah. He is member of the National Academy of Engineering and of the National Institute of Medicine. Dr. Jacobsen founded Sarcos Research Corporation (SRC) and is the President and Chairman of the Board. He has been a key innovative influence in CED and SRC activities, which include: (1) biomedical systems--high performance prosthetic limbs, iontophoretic drug delivery systems, artificial kidneys, and peritoneal access implants; (2) dexterous robots; (3) entertainment robots; (4) teleoperation systems; (5) micro-electro mechanical systems (MEMS); and (6) he is currently PI of projects focused on the development of new compact thermochemical hydraulic actuator for legged robots, and PI on the DARPA-funded EHPA and WEAR EXO projects. He currently holds over 150 U.S. and foreign patents, has authored over 157 publications, and has received numerous awards for system design and innovation.

**Marc Olivier** received his Ph.D in Physics from McGill University. He has acted as program manager of the MEMS group at Sarcos Research Corporation and is currently Vice-President Advanced Systems. His background is in technical, engineering, scientific
R&D and project management. Dr. Olivier has been involved in the development of devices and systems, and research work including: (1) micro-electromechanical systems ranging from fluid pressure sensors to electrostatic levitated structures for multi-axis accelerometers; (2) multi-axis, force-moment sensors for legged robots; (3) miniature vacuum pumps for hand-held chemical and biological sensors; (4) compact, high power density actuators that use high energy density fuels and tailored for legged robots; (5) ambulatory robots, DARPA-WEAR project (Co-PI, on-going project); (6) electromagnetically levitated robots (system used on the Priroda module of the Space Station); and (7) several systems for biological research, crystal growth and laser material processing in space.

David Markus received his B.S. and M.S. in Electrical Engineering and his Ph.D. in Biomedical Engineering from the University of Minnesota. His current research focus on the development of 3-D micro-interconnection methods for MEMS and microelectronics. He has specialized in the area of MEMS/BioMEMS for 10 years. His MEMS/BioMEMS research activities included: (1) Smart Phacoemulsification and automatic IOL delivery system; (2) piezoelectric inertial biosensor; (3) piezoelectric inch worm motor for Rocky 7 MARS Rover NMR detector; (4) surface micromachined piezoelectric vibration, acoustic and pressure sensors for aircraft health monitoring system; (5) rapid PCR instrumentation; (6) integrated piezoresistive pressure sensor and sub-micron filter for implantable glucose sensor; (7) micro optic probe for root canal surgery; (8) automatic Micro Optic and laser probe for orthopedic surgery. Prior to joining Sarcos, Dr. Markus was a BioMEMS Post-Doctoral Research associate in the department of electrical and Computer Engineering at University of Minnesota.