# ECE 255

### 21 September 2017

In this lecture, MOSFET will be further studied.

## 1 Current-Voltage Characteristics of MOSFET

#### 1.1 Circuit Symbols

Here, the *n*-channel enhancement-type MOSFET will be considered. The circuit symbols for MOSFET in shown in Figure 1. In Figure 1(a), an arrow is shown in the terminal B, or the body terminal. This indicates that it is an NMOS, or the body is of p type. Hence, a current can be driven into the device with a positive voltage at B if the drain (D) and the source (S) are grounded.

Even though a MOSFET is a symmetrical device, for better book keeping, it is better to designate one of the terminals as source (S) and the other terminal as (D). For NMOS, the current flows out of the source, as indicated by an arrowhead in Figure 1(b). By convention, the current always flows from top to down, and clearly indicating that this is an NMOS device; and hence, the arrowhead in B can be omitted. Also, for NMOS, the drain is always at a higher potential than the source. Sometimes the symbol for B is completely omitted as shown in Figure 1(c).

A variety of other circuit symbols are used in practice as shown in Figure 2, but in this course, only those in Figure 1 shall be used.

#### **1.2** $i_D$ - $v_{DS}$ Characteristics

Figure 3 (Table 5.1 of the textbook) shows the operation characteristics of an NMOS transistor. The transistor characteristics are shown in the cutoff region, triode region, and the saturation region.

When  $v_{GS} < V_{tn}$ ,<sup>1</sup> the transistor is in the off mode, since no channel is formed and no current can flow. When  $v_{GS} > V_{tn}$  or  $v_{GS} = V_{tn} + v_{OV}$ , the transistor is in the on mode, and the  $i_D$ - $v_{DS}$  curve is as shown.

The transistor is in the saturation region if  $v_{DS}$  is larger than the overdrive voltage  $v_{OV}$ . This is also the case when the channel is pinched off. Increasing

Printed on September 30, 2017 at 10:01: W.C. Chew and Z.H. Chen.

<sup>&</sup>lt;sup>1</sup>Here,  $V_{tn}$  is the threshold voltage for NMOS.



Figure 1: Different circuit symbols for enahancement-type NMOS (Courtesy of Sedra and Smith).



Figure 2: Different symbols for MOSFET used in practice (Courtesy of WI-KICHIP).



Figure 3: Regions of operation of the NMOS transistor (Courtesy of Sedra and Smith).



Figure 4: The channel region when the transistor is in the saturation mode. It is to be reminded that the vertical axis represents the charge density in the channel, not the depth (Courtesy of Sedra and Smith).

the  $v_{GS}$  beyond  $v_{OV}$  increases the depletion region, causing the excess voltage to drop across the depletion region. This is indicated in Figure 4.

To be in the triode region, there should be no pinch-off in the channel. As indicated in Figure 5 (reproduced here from the previous lecture),  $v_{GD}$  has to be larger that  $V_{tn}$ . Keeping this in mind, Figure 6 shows the different regimes of operation of the NMOS transistor.

Using the fact that at saturation,  $v_{DS} = v_{OV}$ , then

$$i_D = \frac{k'_n}{2} \frac{W}{L} v_{OV}^2$$
(1.1)

The cross-over points from triode region to the saturation region is marked by a parabola as shown in Figure 7 where  $v_{DS} = v_{OV}$  at these points.

## **1.3** $i_D$ - $v_{GS}$ Characteristics

When used as an amplifier, the NMOS transistor operates in the saturation regime. In this regime, as shown before

$$i_D = \frac{k'_n}{2} \frac{W}{L} (v_{GS} - V_{tn})^2 = \frac{k'_n}{2} \frac{W}{L} v_{OV}^2$$
(1.2)

The  $i_D$ - $v_{GS}$  relation of the transistor is shown in Figure 8. The current  $i_D$  grows algebraically when  $v_{GS}$  exceeds  $V_{tn}$ . This is less dramatic and unlike the BJT where the current grows exponentially fast with respect to the  $v_{BE}$  voltage. This represents an important difference between a BJT and a MOSFET: this algebraic growth makes the MOSFET more nonlinear than a BJT.

Since the current  $i_D$  does not change for different  $v_{DS}$ , it can be modeled as a voltage-controlled current source in this regime. This is shown in Figure 9.



Figure 5: The shape of the channel of NMOS in the just before it reaches the saturation regime (Courtesy of Sedra and Smith).



Figure 6: Different regimes of operation of the NMOS transistor (Courtesy of Sedra and Smith).



Figure 7: The  $i_D$ - $v_{DS}$  curves of an NMOS transistor for different  $V_{OV}$  (Courtesy of Sedra and Smith).



Figure 8: The  $i_D$ - $v_{GS}$  curves of an NMOS transistor indicating its algebraic growth rather than the exponential growth of a BJT (Courtesy of Sedra and Smith).



Figure 9: Equivalent circuit model of a NMOS transistor as a voltage controlled current source (Courtesy of Sedra and Smith).

#### 1.4 Finite Output Resistance in Saturation

When  $v_{DS}$  is larger than  $V_{OV}$ , the depletion region around the drain region grows in size. This is because the pn junction near the drain is in reverse bias while the pn junction near the source is in forward bias. So most of the excess voltage is dropped across the depletion region near the drain region, and the channel length becomes shorter as shown in Figure 4. As the channel length becomes shorter, the electric field which is proportional to  $v_{DS}/L$  becomes larger. Consequently, the drift current increases, and  $i_D$  increases with increasing  $v_{DS}$ as shown in Figure 10. This effect is called the **channel-length modulation** effect. This effect can be incorporated by including a factor of  $(1 + v_{DS}/V_A)$ giving rise to a formula for the drain current as

$$i_D = \frac{1}{2} k'_n \frac{W}{L} (v_{GS} - V_{tn})^2 (1 + \frac{v_{DS}}{V_A})$$
(1.3)

where  $V_A$  is a measure of how sensitive this channel-length modulation is to  $v_{DS}$ . The negative intercept of the  $i_D$ - $v_{DS}$  curve is at  $-V_A$ . Here,  $V_A$  is referred to as the Early voltage because this effect is similar to the Early effect, attributed to J.M. Early, found in BJT. Notice that the smaller  $V_A$  is, the more pronounced is the Early effect.

It is found empirically that  $V_A$  becomes smaller with decreasing channel length L. As device gets smaller, the channel length becomes smaller. Therefore, it is prudent to define

$$V_A = V'_A L \tag{1.4}$$

so that  $V'_A$  is independent of device size. The above formula together with the plots in Figure 10 indicates that this channel-length modulation effect is stronger for smaller device dimensions. The reason is that the excess  $v_{DS}$  voltage drop is shouldered by the depletion region, and the width of the depletion region grows with this excess voltage. Also, switching voltages in circuits are about 1



Figure 10: The channel-length modulation effect causes the  $i_D$ - $v_{DS}$  characteristics to change for different  $V_{OV}$  (Courtesy of Sedra and Smith).

to 5 V, remaining about constant when device dimensions becomes smaller as predicted by Moore's law. Hence, percentage-wise, the effect of the depletion region growth becomes more pronounced with decreased device dimensions.

Because of the non-zero slope of the  $i_D$ - $v_{DS}$  curve, an incremental resistance can be defined as

$$r_o = \left[\frac{\partial i_D}{\partial v_{DS}}\right]_{v_{GS} = \text{constant}}^{-1} \tag{1.5}$$

The above can be derived to be

$$r_o = \left[\lambda \frac{k'_n}{2} \frac{W}{L} (v_{GS} - V_m)^2\right]^{-1}$$
(1.6)

where  $\lambda = 1/V_A$ . One can rewrite the above as

$$r_o = \frac{V_A}{I'_D} \tag{1.7}$$

with

$$I'_D = \frac{k'_n}{2} \frac{W}{L} (V_{GS} - V_{tm})^2$$
(1.8)

The equivalent circuit model of NMOS is then given in Figure 11. One can show this to be the case by rewriting (1.3) as

$$i_D = \frac{k'_n}{2} \frac{W}{L} (v_{GS} - V_{tn})^2 (1 + \frac{v_{DS}}{V_A}) = \frac{k'_n}{2} \frac{W}{L} (v_{GS} - V_{tn})^2 + \frac{v_{DS}}{r_o}$$
(1.9)

The above can be represented as a voltage current source in parallel with the resistor  $r_o$ .

The following examples are from Sedra and Smith.



Figure 11: The equivalent circuit for an NMOS transistor when the Early effect is accounted for by including an output resistance  $r_o$  (Courtesy of Sedra and Smith).

## Example 5.2

Consider an NMOS transistor fabricated in a 0.18- $\mu$ m process with  $L = 0.18 \mu$ m and  $W = 2 \mu$ m. The process technology is specified to have  $C_{ox} = 8.6 \text{ fF}/\mu \text{m}^2$ ,  $\mu_n = 450 \text{ cm}^2/\text{V} \cdot \text{s}$ , and  $V_m = 0.5 \text{ V}$ .

- (a) Find  $V_{GS}$  and  $V_{DS}$  that result in the MOSFET operating at the edge of saturation with  $I_D = 100 \,\mu$ A.
- (b) If  $V_{GS}$  is kept constant, find  $V_{DS}$  that results in  $I_D = 50 \ \mu A$ .
- (c) To investigate the use of the MOSFET as a linear amplifier, let it be operating in saturation with  $V_{DS} = 0.3 \text{ V}$ . Find the change in  $i_D$  resulting from  $v_{GS}$  changing from 0.7 V by +0.01 V and by -0.01 V.

#### Solution

First we determine the process transconductance parameter  $k'_n$ ,

$$k'_n = \mu_n C_{ox}$$
  
= 450 × 10<sup>-4</sup> × 8.6 × 10<sup>-15</sup> × 10<sup>12</sup> A/V<sup>2</sup>  
= 387 \mu A/V<sup>2</sup>

and the transistor transconductance parameter  $k_n$ ,

$$k_n = k'_n \left(\frac{W}{L}\right)$$
$$= 387 \left(\frac{2}{0.18}\right) = 4.3 \text{ mA/V}^2$$

(a) With the transistor operating in saturation,

$$I_D = \frac{1}{2} k_n V_{OV}^2$$

Thus,

$$100 = \frac{1}{2} \times 4.3 \times 10^3 \times V_{ov}^2$$

which results in

$$V_{ov} = 0.22 \text{ V}$$

Thus,

$$V_{GS} = V_m + V_{OV} = 0.5 + 0.22 = 0.72 \text{ V}$$

and since operation is at the edge of saturation,

$$V_{DS} = V_{OV} = 0.22 \text{ V}$$

#### Example 5.2 continued

(b) With  $V_{GS}$  kept constant at 0.72 V and  $I_D$  reduced from the value obtained at the edge of saturation, the MOSFET will now be operating in the triode region, thus

$$I_{D} = k_{n} \left[ V_{OV} V_{DS} - \frac{1}{2} V_{DS}^{2} \right]$$
  
$$50 = 4.3 \times 10^{3} \left[ 0.22 V_{DS} - \frac{1}{2} V_{DS}^{2} \right]$$

which can be rearranged to the form

$$V_{DS}^2 - 0.44V_{DS} + 0.023 = 0$$

This quadratic equation has two solutions

$$V_{DS} = 0.06 \text{ V}$$
 and  $V_{DS} = 0.39 \text{ V}$ 

The second answer is greater than  $V_{ov}$  and thus is physically meaningless, since we know that the transistor is operating in the triode region. Thus we have

$$V_{\rm DS} = 0.06 \, {\rm V}$$

(c) For  $v_{GS} = 0.7 \text{ V}$ ,  $V_{OV} = 0.2 \text{ V}$ , and since  $V_{DS} = 0.3 \text{ V}$ , the transistor is operating in saturation and

$$H_D = \frac{1}{2} k_n V_{OV}^2$$
$$= \frac{1}{2} \times 4300 \times 0.04$$
$$= 86 \,\mu\text{A}$$

Now for  $v_{GS} = 0.710$  V,  $v_{OV} = 0.21$  V and

$$i_D = \frac{1}{2} \times 4300 \times 0.21^2 = 94.8 \,\mu\text{A}$$

and for  $v_{GS} = 0.690$  V,  $v_{OV} = 0.19$  V, and

$$i_D = \frac{1}{2} \times 4300 \times 0.19^2 = 77.6 \,\mu\text{A}$$

Thus, with  $\Delta v_{GS} = +0.01 \text{ V}$ ,  $\Delta i_D = 8.8 \text{ }\mu\text{A}$ ; and for  $\Delta v_{GS} = -0.01 \text{ V}$ ,  $\Delta i_D = -8.4 \text{ }\mu\text{A}$ .

We conclude that the two changes are almost equal, an indication of almost-linear operation when the changes in  $v_{GS}$  are kept small. This is just a preview of the "small-signal operation" of the MOSFET studied in Chapter 7.