pubs.acs.org/JPCC # Selective Contact Anneal Effects on Indium Oxide Nanowire Transistors using Femtosecond Laser Seongmin Kim, $^{\dagger}$ Sunkook Kim, $^{\dagger}$ Pornsak Srisungsitthisunti, $^{\dagger}$ Chunghun Lee, $^{\dagger}$ Min Xu, $^{\dagger}$ Peide D. Ye, $^{\dagger}$ Minghao Qi, $^{\dagger}$ Xianfan Xu, $^{\dagger}$ Chongwu Zhou, $^{\S}$ Sanghyun Ju, $^{*,\parallel}$ and David B. Janes $^{*,\dagger}$ **ABSTRACT:** Nanowire materials have gained great interest as promising candidates for high-performance logic devices to sustain the progress in device scaling. However, little research has been conducted to investigate the role of contacts on the device performance accompanied by an appropriate physical model in nanodevices, although effects of the contacts will prevail as the channel scales. In this study, we investigate the effect of annealing using a femtosecond-laser focused at the contact region between the source-drain electrodes and the nanowire. On the basis of the direct comparison of device characteristics before and after annealing, a contact model is introduced, which could be generally applicable to nanowire transistors with overlap between gate region and source-drain regions. Low-frequency noise measurements in the devices reveal that the $I_d^2$ normalized noise spectrum and Hooge's constant are reduced following laser annealing. ## ■ INTRODUCTION Recent advances in nanowire-based electronics include integration of optically transparent and mechanically flexible circuitry, which could enable easy-to-read, lightweight, transparent, flexible, and unbreakable electronics technologies. Among various nanowire materials, oxide nanowires, such as ZnO, SnO<sub>2</sub>, and In<sub>2</sub>O<sub>3</sub>, are attractive candidate for next-generation nanoelectronics because of their high mobilities, high currents, low-power consumption, nanoscale integration, and compatibility with low-temperature processes. 1-5 Recent studies have demonstrated the use of wide band gap oxide nanowires and low-leakage high-k gate insulators for the realization of transparent thin film transistors (TFTs) with performance far surpassing that of poly/amorphous Si TFTs or organic TFTs.<sup>6–8</sup> However, to move toward future commercial nanoelectronics, there are several challenges to overcome. It is necessary to understand the mechanisms responsible for the current—voltage relationships in nanostructures. Most of the studies on nanowire transistors to date demonstrated source-drain (S-D) current with high drain conductance in the high $V_{\rm ds}$ region, although highly saturated current is very important in implementing practical switching devices. $^{6-11}$ Various researchers also reported instability and degradation of threshold voltages ( $V_{\rm th}$ ) in oxide-based TFTs due to ambient moisture, photons, and bias stress. <sup>12–14</sup> Because it is very important for practical nanowire devices to maintain the initial electrical properties in ambient normal humidity, the recovery of threshold voltages under normal ambient conditions and full trimming capability of the threshold voltages of nanowire transistor is essential. To resolve these issues, our research group and Lee et al. have recently demonstrated control of current saturation and threshold voltage shifts in In<sub>2</sub>O<sub>3</sub> nanowire transistors (NWTs) using femtosecond laser annealing focused at the contact regions and shown that switching threshold voltages can be shifted in NMOS-based inverters by annealing the contacts. 15 However, the physics behind the improvement in the semiconductor characteristics following contact modification were not clear. Understanding how to realize contacts suitable for high-performance devices and the role of contacts in the current saturation, threshold voltage, and apparent mobility is important for optimizing device performance and projecting scaling with channel length. However, to the best of our knowledge, little research has been conducted to investigate the role of contacts on the device performance accompanied by an appropriate physical model in nanodevices. In this Article, we investigate the effects of annealing of the indium tin oxide (ITO) contact regions within $\rm In_2O_3$ nanowire transistor structures using femtosecond laser pulses selectively focused on the contact regions. On the basis of the direct comparison of device characteristics before and after annealing, we introduce a contact model that is generally applicable to nanowire transistors with overlap between gate region and S-D regions. The contact region annealing induces changes in nanowire transistor characteristics, including early onset of Received: April 10, 2011 Revised: July 21, 2011 Published: July 29, 2011 <sup>&</sup>lt;sup>†</sup>School of Electrical and Computer Engineering and Birck Nanotechnology Center and <sup>‡</sup>School of Mechanical Engineering and Birck Nanotechnology Center, Purdue University, West Lafayette, Indiana 47907, United States <sup>&</sup>lt;sup>§</sup>Department of Electrical Engineering, University of Southern California, Los Angeles, California 90089, United States Department of Physics, Kyonggi University, Suwon, Gyeonggi-Do 443-760, Republic of Korea Figure 1. $In_2O_3$ NWT structure. (a) The schematic diagram of femtosecond laser process. (b) Cross-sectional view of the fully transparent nanowire device structure. The femtosecond laser pulses are focused and scanned along the S-D region after metallization process. Exposed nanowire channel is not directly exposed to laser irradiation. The inset shows the top view FE-SEM image of the channel region with a single $In_2O_3$ nanowire (scale bar = $1.8 \, \mu m$ ). (c) Optical transmission spectrum of a $1.5 \times 1.5$ cm glass substrate (i) before (black square) and (ii) after (red triangle) processing of $In_2O_3$ NWTs is complete. The inset shows the optical image of fully transparent NWTs held over a sheet of paper containing a printed image. current saturation, large improvement in the low-field channel conductance, increased field-effect mobility, improvements in the subthreshold slopes, and increased self-gain, along with significant reduction of the drain conductance in the saturation region and permanent positive shifts in the threshold voltage. Low-frequency (1/f) noise measurements in the devices reveal that the $I_{\rm d}^2$ normalized noise spectrum and Hooge's constant are reduced following laser annealing. The improvements of the device performance following laser annealing were analyzed by modeling a parasitic transistor operating in the linear region in series with the nanowire channel, with the conductance of the parasitic transistor improving upon annealing. # **■ EXPERIMENTAL METHODS** Figure 1a,b shows the schematic diagram of a femtosecond laser process and a nanowire transistor (NWT) with ITO as the S-D contact metal and individually addressable bottom gate structure. The NWTs are fabricated on a glass substrate coated with a $500 \text{ nm } \text{SiO}_2$ layer deposited by plasma-enhanced chemical vapor deposition, which serves as a buffer and planarization layer. ITO gate electrodes (~100 nm thick) were deposited by RF magnetron sputtering and subsequently patterned by UV photolithography and etching. A thin layer of highk Al<sub>2</sub>O<sub>3</sub> gate dielectric (thickness, $d_{\rm ox} \approx 30$ nm) was then deposited by atomic layer deposition at 300 °C using an ASM microchemistry F-120 ALCVD reactor. The structure provides excellent electrostatic modulation of the channel potential without degrading the transport property of the 1-D nanowire channels. 16,17 Single-crystalline In<sub>2</sub>O<sub>3</sub> nanowires were synthesized by a pulsed laser ablation method that was reported by C. Li et al., 18 with diameters of 20–30 nm and lengths of 5–10 $\mu$ m. The In<sub>2</sub>O<sub>3</sub> nanowires are not intentionally doped but are believed to be lightly *n*-type. The nanowires were suspended in isopropanol solution and then deposited onto the patterned substrates. Finally, the ITO for the S-D electrodes was deposited by RF magnetron sputtering (thickness ~100 nm, sheet resistance $\sim 60 \ \Omega/\Box$ ) and patterned by UV photolithography, with the spacing between contacts (2 $\mu$ m) defining the channel lengths. The insert of Figure 1b shows a field-emission scanning electron microscope (FE-SEM) image of a representative single Figure 2. Electrical characteristics of fully transparent $In_2O_3$ NWT utilizing ITO S-D contacts and glass substrates. The $I_{ds}-V_{gs}$ characteristics of a representative device (a) before and (b) after laser annealing (laser fluence $\sim 0.71 \, \text{J/cm}^2$ ) at $V_{ds}=1.5 \, \text{V}$ . Blue, red, and green data points correspond to linear—scale $I_{ds}-V_{gs}$ and log-scale $I_{ds}-V_{gs}$ and $g_{mv}$ respectively. Arrows indicate the appropriate axis. (c) $I_{ds}-V_{ds}$ characteristics for $V_{gs}-V_{th}$ (-0.7 to 2.7 V in $1.0 \, \text{V}$ steps) for a representative $In_2O_3$ nanowire transistor before (black square) and after (red triangle) laser annealing. nanowire transistor. The optical transmission spectrum (Figure 1c) shows transparency >80% in the 350-1500 nm wavelength range through a 1.5 cm × 1.5 cm glass substrate with 20 000 NWT patterns. The inset of Figure 1c shows an optical image of a glass substrate with $\sim$ 1000 patterned fully transparent NWTs. The image behind the sample is clearly visible. Following initial electrical characterization of the devices, a commercial amplified femtosecond laser system from Spectra-Physics (laser pulse width = 50 fs centered at 800 nm, repetition rate = 1 kHz, objective lens = $100 \times$ , NA 0.8, and beam diameter = $1.22 \mu m$ ) was used to anneal selectively the contact regions of the NWTs. As shown in Figure 1b, a high-precision, three-axis computercontrolled positioning stage was used to move the sample with respect to the laser beam. The sample is scanned at a speed of 1 $\mu$ m/s under laser energy fluences (LF) varying from 0.14 to 1.08 J/cm<sup>2</sup> (laser transmitted power from 10 to 75 $\mu$ W), as measured by a power meter. The surface of the sample is monitored in real time using the same objective that focuses the laser beam. Compared with continuous or nanosecond Q-switched lasers, a femtosecond pulse laser provides an ultrashort pulse-width, extremely high peak power, and capability to produce highly confined heating. Therefore, the femtosecond laser annealing method is expected to control precisely the heating process and selectively anneal the contact regions of the NWTs without significant transfer of heat to unwanted regions. It has also been reported that laser annealing permits localized energy input without affecting the underlying substrates and overcome the incompatibility of thermal annealing to glass and plastic substrates. <sup>19,20</sup> # ■ RESULTS AND DISCUSSION To investigate the effects of postmetallization source and drain annealing on representative $\rm In_2O_3$ nanowire transistors, the device electrical characteristics were measured before and after the laser-annealing as shown in Figure 2. Laser fluence (*LF*) was varied from 0.14 to 0.80 J/cm² to illustrate the potential for tuning the device performance metrics. NWTs with ITO contacts irradiated at $\it LF$ <0.14 J/cm² showed negligible changes in the device performance. $\it LF$ >0.80 J/cm² showed evidence of ITO etching, which is not of our particular interest in this context. Following laser annealing, the transistor characteristics, including on-off current ratio ( $I_{\rm on}/I_{\rm off}$ ), subthreshold slopes (SS), transconductances ( $g_{\rm m}$ ), field-effect mobility ( $\mu_{\rm eff}$ ), lowfield channel conductance $(G_{ch})$ , output resistances $(r_O)$ , and self-gain $(A_v)$ were improved along with positive shifts in threshold voltages $(V_{\rm th})$ . The transfer characteristics $(I_{\rm ds}-V_{\rm gs})$ for a representative transistor with and without laser annealing $(LF \approx 0.71 \text{ J/cm}^2)$ at $V_{ds} = 1.5 \text{ V}$ are shown in Figure 2a,b. The devices fabricated without laser annealing exhibit on-current ( $I_{\rm on})$ of ${\sim}2.43~\mu{\rm A}$ , off-current ( $I_{\rm off})$ of ${\sim}58.6$ pA, $I_{\rm on}/I_{\rm off}\approx$ $4.1 \times 10^4$ , $V_{\rm th} \approx -1.2$ V, $SS \approx 823$ mV/dec, maximum $g_{\rm m} \approx 510$ nS, and $\mu_{\rm eff} \approx 95~{\rm cm}^2~{\rm V}^{-1}~{\rm s}^{-1}$ . After laser annealing treatment, the devices show $V_{\rm th}\approx 0.8$ V, $I_{\rm on}\approx 3.09~\mu$ A, $I_{\rm off}\approx 46.5$ pA, $I_{\rm on}/I_{\rm off}\approx 6.7\times 10^4$ , $SS\approx 624$ mV/dec, maximum $g_{\rm m}\approx 570$ nS, and $\mu_{\rm eff} \approx 106~{\rm cm}^2~{\rm V}^{-1}~{\rm s}^{-1}$ . The threshold voltage was obtained by extrapolating the linear portion of the $I_{\rm ds}{-}V_{\rm gs}$ to zero drain current curves from the point of maximum slope where the transconductance $(g_{\rm m} = d\hat{I}_{\rm ds}/dV_{\rm gs})$ is maximal.<sup>21</sup> The $\mu_{\rm eff}$ given by the MOSFET model $$\mu_{\text{eff}} = \frac{\text{d}I_{\text{ds}}}{\text{d}V_{\text{gs}}} \times \frac{L_{\text{ch}}^2}{C_i} \times \frac{1}{V_{\text{ds}}} \tag{1}$$ is extracted from the low-field region using a cylinder-on-plate model with gate-to-channel capacitance $C_i$ of $$C_i = \frac{2\pi\varepsilon_{\rm ox}k_{\rm eff}L_{\rm ch}}{\cosh^{-1}(1+d_{\rm ox}/r_{\rm nw})}$$ (2) The parameter values were chosen as $k_{\rm eff} \approx 9$ , the effective dielectric constant of ALD Al<sub>2</sub>O<sub>3</sub>, $L_{\rm ch} \approx 2\,\mu{\rm m}$ , the channel length, and $r_{\rm nw} = 10\,$ nm, the radius of In<sub>2</sub>O<sub>3</sub> NW. Whereas previous studies reported a temporary shift in threshold voltage of oxide nanowire transistors upon UV or O<sub>2</sub> exposure, <sup>22</sup> in the present experiment, a permanent shift in $V_{\rm th}$ is observed after laser annealing. Figure 2c shows the output characteristics $(I_{ds}-V_{ds})$ of a representative In<sub>2</sub>O<sub>3</sub> nanowire transistor, measured in the asfabricated state and following laser annealing ( $LF \approx 0.71 \text{ J/cm}^2$ ). To compare directly the low-field channel conductance and output resistance, we plotted $I_{\rm ds}$ – $V_{\rm ds}$ characteristics at $V_{\rm gs}$ – $V_{\rm th}$ = -0.7, 0.7, 1.7, and 2.7 V for both cases (Figure 2c). Note that the use of $V_{\rm gs}$ – $V_{\rm th}$ adjusts for the positive $V_{\rm th}$ shift ( $\sim$ 2 V) following laser annealing. The $I_{ds}$ - $V_{ds}$ curves of as-fabricated devices deviate significantly from the expected response of a longchannel transistor even at $V_{\rm ds}$ values expected to be in the saturation region ( $V_{\rm ds} \geq V_{\rm gs} - V_{\rm th}$ ). In the as-fabricated state, the device showed a low-field channel conductance $(G_{ch})$ of $\sim$ 747 nS at $V_{ m gs}-V_{ m th}$ = 2.7 V and output resistance of $(r_{ m O})$ pprox 8.33 $M\Omega$ at $V_{gs} - V_{th} = 2.7$ V and $V_{ds} = 4$ V, corresponding to a significant output conductance ( $g_{\rm ds}$ ) of $\sim$ 120 nS. $G_{\rm ch}$ was directly measured from the slope of $I_{\rm ds}$ – $V_{\rm ds}$ at small $V_{\rm ds}$ , whereas $r_{\rm O}$ was measured at large $V_{\rm ds}$ . For low $V_{\rm ds}$ , the measured $G_{\rm ch}$ increases approximately linearly with $V_{gs}$ from $V_{th}$ up to 3.5 V, with no clear sign of saturation due to series resistance $(R_s)$ . On the basis of this, an upper bound for $R_{\rm s}$ ( $R_{\rm s,upper}$ ) $\approx$ 500 k $\Omega$ can be estimated. After annealing, the $I_{ds}$ - $V_{ds}$ curves exhibit a sharper onset of saturation at a lower $V_{ds}$ , increased current and higher $r_{O}$ in the saturation region, and increased source-drain conductance at low $V_{\rm ds}$ . Note that the onset of current saturation is observed at $V_{\rm ds}$ values close to $V_{gs}$ – $V_{th}$ following laser annealing, consistent with saturation due to pinch-off at the drain end of the channel. Following laser annealing, $G_{\rm ch}$ increased to 1330 nS at $V_{\rm gs}-V_{\rm th}=2.7$ V, $r_{\rm O}$ increased to 14.60 M $\Omega$ at $V_{\rm gs}-V_{\rm th}=2.7$ V and $V_{\rm ds}=4$ V, and corresponding $g_{\rm ds}$ decreased to 69 nS. The measured $G_{\rm ch}$ again increases with $V_{\rm gs}$ without saturation. Following laser anneal, self-gain $(A_{\rm v}=g_{\rm m}r_{\rm O})$ increased significantly from 4.31 to 8.22 due to improvement in $r_{\rm O}$ and $g_{\rm m}$ . Self-gain of $\sim$ 8.22 obtained in our experiment is comparable to the value reported in 45 nm SOI technology. <sup>23</sup> 1/f noise measurements of the $\rm In_2O_3$ nanowire transistors were carried out to study the effect of laser annealing ( $LF\approx 0.71~\rm J/cm^2)$ on current fluctuations in single-nanowire devices. Measurement of the 1/f noise spectrum of the NWTs can derive important information about current transport and fluctuations in the nanowire devices. $^{24,25}$ The drain bias was kept at 1.5 V, and the frequency range was varied from 1 Hz to 1.6 kHz. On the basis of the measured 1/f noise, one can construct a noise model as follows. According to Hooge's empirical law, the 1/f current noise amplitude can be written as $$\frac{S_{\rm I}(f)}{I_{\rm A}^2} = \frac{A}{f^{\gamma}} = \frac{\alpha_{\rm H}}{Nf^{\gamma}} \tag{3}$$ where A is the noise amplitude, $N = LC_i(V_{gs} - V_{th})/q$ is the total number of carriers in NWT channel, $\alpha_H$ is the Hooge's constant, and frequency exponent $\gamma$ is ideally 1. As derived in Figure 3b, In<sub>2</sub>O<sub>3</sub> NWT before and after contact annealing exhibited 1/f noise behavior with the exponent $\gamma$ values in the range of 0.98 to 1.21, which were extracted from the linear fit of the spectrum. Figure 3b shows the $I_d^2$ normalized 1/f noise spectrum of a single $In_2O_3$ NWT biased at $V_{gs}-V_{th}=3.5$ V prior to and after contact laser annealing. Following laser annealing, the 1/f noise spectrum is approximately one order of magnitude smaller than as-fabricated NWTs. The 1/f noise in an NWT may contain contributions from (i) excess noise in the metal-nanowire Schottky barrier and (ii) interaction of carriers with charges associated with oxide charges, interface traps, and mobile ions, which can be modified by ambient conditions. In the first case, the roomtemperature charge-transport mechanism is governed by thermionic emission, tunneling through the source contact, or both. For our back-gated transistor structure, the barrier is primarily modulated by gate voltage but can also be modulated by the fluctuation of surface charge near the interface and charge density of trap centers located in the space charge region. The resulting fluctuations in the barrier lead to a fluctuation in the current flowing in the channel. To investigate the source of the 1/f noise, we plot S<sub>T</sub> at 100 Hz and the normalized square of the drain current versus the gate voltage before and after laser annealing in Figure 4b,c. The amplitude of the current noise spectrum $(S_I)$ is found to be proportional to $I_d^2/|V_{gs}-V_{th}|$ in the transistor operating regime, which is similar to that reported in thermionicemission-dominated devices such as ZnO/SnO2 NWTs and single-walled carbon nanotube (SW-CNT) transistors.<sup>26-28</sup> This proportionality can be expressed as $$S_{\rm I} = \frac{AI_{\rm d}^2}{f} = \frac{\alpha_{\rm H}I_{\rm d}^2}{Nf} = \frac{q\alpha_{\rm H}}{C_{if}} \frac{I_{\rm d}^2}{|V_{\rm es} - V_{\rm th}|}$$ (4) The extracted Hooge's constant ( $\alpha_{\rm H}$ ) values obtained from eq 4 were $\sim 1.11 \times 10^{-2}$ and $\sim 6.47 \times 10^{-3}$ for as-fabricated and laser annealed devices, respectively. The reduction of $\alpha_{\rm H}$ after laser annealing on the contacts implies that surface charge near the interface and trap centers located in the space charge region is modified, consequently lowering the Schottky barrier height, EF **Figure 3.** Low-frequency noise measurements. (a) Normalized current noise power as a function of frequency for $(V_{\rm gs}-V_{\rm th})=3.5~{\rm V}$ before and after laser annealing. Measured ${\rm I_d}^2/|V_{\rm gs}-V_{\rm th}|$ and the amplitude of current noise spectrum (at 100 Hz) are plotted as a function of gate bias (b) before and (c) after laser annealing for drain bias of 1.5 V. which is expected to be one of the dominant sources of 1/f noise. <sup>28</sup> Despite the high surface-to-volume ratio of nanowires, the obtained value $\alpha_H$ is comparable to the one reported with CMOS FETs using $HfO_2$ gate insulator. <sup>29,30</sup> This supports the conclusion that optimizing the contact region in NWTs through laser annealing can raise the possibilities of NWTs to be used as the device components beyond the conventional CMOS applications in the point of view of device noise properties. For conventional Schottky barrier field-effect transistors, thermal annealing is an effective method not only to improve the gate modulation in a transistor by reducing the trap densities and fixed charges at the channel—insulator interface but also to **Figure 4.** Energy band diagram. (a) Cross-sectional view of an $\rm In_2O_3$ NWT is shown. (b) Band diagram in (b) vertical (A–A') and (c) horizontal (B–B') cross sections of both as-fabricated (black solid line) and laser annealed (red dotted line) $\rm In_2O_3$ NWTs at $V_{\rm gs}-V_{\rm th}=2.7$ V is drawn using MEDICI. Black dashed lines show the band diagram of as-fabricated NWT for $V_{\rm gs}-V_{\rm th}=-0.7,0.7,$ and 1.7 V. Schottky barrier heights $\Phi_{\rm B1}$ and $\Phi_{\rm B2}$ are indicated for cases before and after annealing respectively, and the arrows in the band diagrams represent the direction of band bending after annealing. In<sub>2</sub>O<sub>3</sub> NW ITO(S-D) achieve electronic transparent contact by reducing the contact resistance and contact barrier height. It is shown from previous reports that lowering the Schottky barrier height ( $\Phi_{\rm B}$ ) through removing the voltage—variable interface trap densities and modifying the fixed negative charge densities of nanowire surface between the metal (Al) and nanowire ( $\ln_2 O_3$ ) interface only at the contact region induces positive shift in $V_{\rm th}$ , reduces SS, and improves on-current of the NWTs. Selective contact laser annealing treatment in the current study is presumably expected to modify the surface structure of nanowires at the contact region to reduce the trap densities, modify the fixed charge densities, and lower $\Phi_{\rm B}$ . Reduction of electron acceptor traps in the source and drain region after laser annealing is presumably the dominant factor responsible for the modest improvement in subthreshold slopes and positively shifted threshold voltages. Furthermore, reduction in magnitude of $\Phi_B$ and increased electronic transparency of the contact region after contact laser annealing appears to be the primary mechanism responsible for the reduction of improvement in on-current, and reduced 1/f noise spectrum. For metal contacts to semiconductor nanowires, the quasi-1D electrostatics in structures with overlaps between the back-gate and contact electrodes can yield a relatively thin barrier where the barrier thickness is determined by the characteristic length given by $$\Lambda = \sqrt{\frac{\varepsilon_{\rm nw}}{\varepsilon_{\rm ox}} \times d_{\rm nw} \times d_{\rm ox}} \tag{5}$$ for band bending at the metal—nanowire interface, as illustrated in Figure 4c. $^{32}$ In eq 5, $d_{\rm nw}$ is the nanowire diameter and $\varepsilon_{\rm nw}$ and $\varepsilon_{\rm ox}$ are the dielectric constants of the nanowire and gate dielectric, respectively. For material parameters and dimensions in the current study, $\Lambda$ is estimated to be $\sim\!20$ nm. For this range of barrier thicknesses, it is expected that the contact behavior would be dominated by thermionic-field emission, $^{33}$ which can yield a relatively linear current—voltage characteristic and relatively high low-field conductance for the M-S contacts. As shown in Figure 4c, the energy band bending at the metal—nanowire junction, near the dielectric interface can be written as $$\Phi_{\rm f}(x) = [\Phi_{\rm B} - q(V_{\rm gs} - V_{\rm ref})] e^{(-x/\Lambda)} + q(V_{\rm gs} - V_{\rm ref})$$ (6) where $\Phi_{\rm B}$ is the Schottky barrier height and x is the distance measured from the metal semiconductor interface.<sup>34</sup> This relationship is valid as long as the bands move one-to-one with $V_{ m gs}$ which occurs in the subthreshold region and above the threshold when operating in the quantum capacitance limit regime. Because the band-bending at the source/channel (or drainchannel) contact is dependent on the gate potential, the conductance of a contact is expected to vary with gate potential (and perhaps with drain potential), resulting in a voltage-dependent contact conductance. Hence, an NWT with the gate overlapping the S-D contacts (Figure 4a) can be modeled as a transistor in series with a voltage-dependent resistor, effectively a series parasitic transistor operating in the linear region, rather than a simple series resistor or a diode, as shown in the insert of Figure 4b. Assuming a relatively large $\Phi_B$ in the as-fabricated device, the contact conductance would be relatively small at a given bias point, resulting in a significant voltage drop across the contact region. Such a voltage drop would decrease the $V_{\rm ds}$ as well as $V_{ m gs}$ for the main transistor, resulting in a decrease in $G_{ m ch}$ and an increase in saturation voltage $(V_{D,sat})$ , as well as decreases in on current and transconductance. For the annealed device, a lower $\Phi_{\rm B}$ would yield a larger conductance for the parasitic transistor and therefore a larger fraction of the applied drain bias across the nanowire channel. The associated characteristics would correspond more closely to those of the main nanowire channel, and saturation would occur at $V_{\rm ds}$ = $(V_{\rm gs}-V_{\rm th})$ . It is well known that an ultrafast phase transition takes place before the electronic system has time to thermally equilibrate with the lattice when semiconductors are exposed to intense femtosecond laser irradiation due to its ultrashort laser pulse width. The excitation of a critical density of valence band electrons destabilizes the covalent bonding in the crystal, resulting in a structural phase transition. <sup>35,36</sup> Laser fluence in the current study was chosen to be close to the ITO ablation level; therefore, we expect the lattice temperature of the In<sub>2</sub>O<sub>3</sub> nanowire to increase up to few hundred Kelvin (lower than the ITO melting point ~1800 K) upon laser annealing, possibly forming an improved single-crystalline In<sub>2</sub>O<sub>3</sub> nanowire structure at the contact regions. Various research groups have reported the Sn doping effect on indium oxide films. The short pulse duration in the current study is also expected to activate Sn from the ITO to create a Sn-O bond with the oxygen at the In2O3 nanowire surface, creating oxygen vacancies and modifying the effective doping in the nearby semiconducting channel to form a high conductivity nanowire region at the contacts, consequently lowering the $\Phi_B$ along with increased electronic transparency of the contact region.<sup>37</sup> The high peak intensity of the femtosecond laser can induce nonlinear absorption in materials. Because the device structure in the current study consists of materials with band gap ( $E_G$ : In<sub>2</sub>O<sub>3</sub> nanowire = 2.9 eV, ITO = 4.0 eV, ALD $Al_2O_3 = 9.0$ eV) larger than the single photon laser energy ( $\sim$ 1.55 eV), the contact annealing effect may require nonlinear absorption of the laser (two- or multiphoton absorption). Annealing of these materials with a continuous, nanosecond excimer or picosecond laser would likely require either a shorter wavelength or a much higher power to induce similar effects. Most of the nanowire transistors reported to date exhibit high drain conductance in the high $V_{\rm ds}$ region. The low $r_{\rm O}$ makes the devices poorly suited for implementing practical memory/ display switching devices because linear regime operation often results in unstable current-voltage relation, leading to inaccurate switching characteristics. Additionally, the higher $V_{ m ds}$ required for current saturation $(V_{D,sat})$ is not appropriate for lowpower applications. Hence, highly saturated currents with earlier onset of saturation in nanowire-based transistors are key elements in implementing practical low-power integrated analog and digital circuitry. Furthermore, to achieve a successful analog circuit application such as RF operation, obtaining high device performance along with high gain $(A_v)$ are major concerns. Our experiment suggests that femtosecond laser-annealing focused at the contact region is a promising tuning method to optimize the device performance, especially in terms of $r_{\rm O}$ , $V_{\rm D,sat}$ , $G_{\rm ch}$ , and $A_{\rm v}$ suitable for low-power transparent digital and analog circuit applications. The reduction in SS after annealing also suggest that femtosecond laser-annealing selectively focused at the contact region can be useful to trim and tune the SS accompanied by other methods related to channel modification such as ozone treatment and surface passivation.<sup>38</sup> # **■ CONCLUSIONS** In conclusion, single In<sub>2</sub>O<sub>3</sub> nanowire transistors in which the S-D regions are selectively annealed utilizing femtosecond laser after ITO deposition exhibit significant improvements in performance parameters, especially reduction in $V_{\mathrm{D,sat}}$ significant improvement in $G_{ch}$ , improved SS, increased $g_{m}$ , increased $\mu_{efb}$ improved $A_{\rm v}$ , along with significant increase in $r_{\rm O}$ and permanent positive shifts in $V_{\text{th}}$ . 1/f noise studies reveal that the improvements in device performance are explained in terms of reduction in interfacial traps and corresponding reduction in Schottky barrier height fluctuation at the contacts. Furthermore, femtosecond laser annealing at the contact region shows that low noise densities can be achieved by reducing the interface traps near the contact region. Femtosecond laser annealing is a promising optimization technology for the realization of low-noise and low-power transparent/flexible circuits in terms of both digital and analog applications, which allow low thermal budget processing and drastically reduced processing time. Direct comparison of device characteristics before and after anneal serves as the basis for a model that is generally applicable to NWTs with overlap between gate region and S-D region. The observed changes in transistor performance, nominally without modifying the channel region, shed light on contact-dominated effects in nanowire transistors. # AUTHOR INFORMATION #### **Corresponding Author** \*E-mail: janes@ecn.purdue.edu (D.B.J.), shju@kgu.ac.kr (S.J.). ## ACKNOWLEDGMENT We acknowledge Prof. Joerg Appenzeller at Purdue University for providing insight into the device physics. This research was partially supported by the Converging Research Center Program through the National Research Foundation of Korea (NRF) funded by the Ministry of Education, Science and Technology (2010K000990) and also supported by NRI Midwest Institute for Nanoelectronic Discovery. ## **■ REFERENCES** - (1) Cao, Q.; Kim, H.; Pimparkar, N; Kulkarni, J. P.; Wang, C.; Shim, M.; Roy, K.; Alam, M. A.; Rogers, J. A. *Nature* **2008**, 454, 495–500. - (2) Wong, E.; Searson, P. Appl. Phys. Lett. 1999, 74, 2939-2941. - (3) Choopun, S.; Vispute, R.; Noch, W.; Balsamo, A.; Sharma, R.; Venkatesan, T.; Iliadis, A.; Look, D. Appl. Phys. Lett. 1999, 75, 3947–3949. - (4) Meulenkamp, E. J. Phys. Chem. B 1998, 102, 5566-5572. - (5) Lao, J.; Wen, J.; Ren, Z. Nano Lett. 2002, 2, 1287-1291. - (6) Ju, S.; Facchetti, A.; Xuan, Y.; Liu, J.; Ishikawa, F.; Ye, P.; Zhou, C.; Marks, T. J.; Janes, D. B. *Nat. Nanotechnol.* **2007**, *2*, 378–384. - (7) Ju, S. H.; Yu, S. H.; Kwon, J. H.; Kim, H. D.; Kim, B. H.; Kim, S. C.; Chung, H. K.; Weaver, M. S.; Lu, M. H.; Kwong, R. C.; Hack, M.; Brown, J. J. Dig. Tech. Pap. Soc. Inf. Disp. Int. Symp. 2002, 33, 1096–1099. - (8) Chang, P. C.; Fan, Z.; Chien, C. J.; Stichtenoth, D.; Ronning, C.; Lu, J. G. Appl. Phys. Lett. **2006**, 89, 133113. - (9) Xiang, J.; Lu, W.; Hu, Y.; Wu, Y.; Yan, H.; Lieber, C. M. Nature **2006**, 441, 489–493. - (10) Cao, Q.; Hur, S. H.; Zhu, Z. T.; Sun, Y.; Wang, C.; Meitl, M. A.; Shim, M.; Rogers, J. A. *Adv. Mater.* **2006**, *18*, 304–309. - (11) Wang, D.; Wang, Q.; Javey, A.; Tu, R.; Dai, H.; Kim, H.; McIntyre, P. C.; Krishnamohan, T.; Saraswat, K. C. Appl. Phys. Lett. **2003**, 83, 2432–2434. - (12) Ju, S.; Janes, D. B.; Lu, G.; Facchetti, A.; Marks., T. J. Appl. Phys. Lett. 2006, 89, 193506. - (13) Lee, K. H.; Jung, J. S.; Son, K. S.; Park, J. S.; Kim, T. S.; Choi, R.; Jeong, J. K.; Kwon, J. Y.; Koo, B.; Lee, S. *Appl. Phys. Lett.* **2009**, 95, 232106. - (14) Kwon, J.-Y.; Son, K. S.; Jung, J. S.; Lee, K.-H.; Park, J. S.; Kim, T. S.; Ji, K. H.; Choi, R.; Jeong, J. K.; Koo, B.; Lee, S. *Electrochem. Solid-State Lett.* **2010**, *13*, H213–H215. - (15) Lee, C.; Srisungsitthisunti, P.; Park, S.; Kim., S.; Xu, X.; Roy, K.; Janes, D. B.; Zhou, C; Ju, S.; Qi, M. ACS Nano 2011, 5, 1095. - (16) Javey, A.; Kim, H.; Brink, M.; Wang, Q.; Ural, A.; Guo, J.; McIntyre, P.; McEuen, P.; Lundstrom, M.; Dai, H. Nat. Mater. 2002, 1, 241. - (17) Kim, B. M.; Brintlinger, T.; Cobas, E.; Fuhrer, M. S.; Zheng, H. M.; Yu, Z.; Droopad, R.; Ramdani, J.; Eisenbeiser, K. *Appl. Phys. Lett.* **2004**, *84*, 1946–1948. - (18) Li, C.; Zhang, D.; Han, S.; Lin, X.; Tang, T.; Zhou, C Adv. Mater. 2003, 15, 143–146. - (19) Misra, N.; Xu, L.; Pan, Y.; Cheung, N.; Grigoropoulos, C. P. Appl. Phys. Lett. **2007**, *90*, 111111. - (20) Maeng, J.; Heo, S.; Jo, G.; Choe, M.; Kim, S.; Hwang, H.; Lee, T. Nanotechnology **2009**, 20, 095203. - (21) Hong, W. K.; Jo, G.; Kwon, S. S.; Song, S.; Lee, T. *IEEE Trans. Electron Devices* **2008**, *55*, 3020–3029. - (22) Kolmakov, A.; Moskovits, M. Annu. Rev. Mater. Res. 2004, 34, 151–180. - (23) Lee, S.; Jagannathan, B.; Narasimha, S.; Chou, A.; Zamdmer, N.; Johnson, J.; Williams, R.; Wagner, L.; Kim, J.; Plouchart, J.-O.; Pekarik, J.; Springer, S.; Freeman, G. *IEEE Int. Electron Devices Meet.* **2007**, 255–258. - (24) Hooge, F. N.; Hoppenbrouwers, A. M. H. Phys. Lett. A 1969, 29, 642–643. - (25) Van der Ziel, A. Proc. IEEE 1988, 76, 233-258. - (26) Ishigami, M.; Chen, J. H.; Williams, E. D.; Tobias, D.; Chen, Y. F.; Fuhrer, M. S. *Appl. Phys. Lett.* **2006**, *88*, 203116. - (27) Wang, W.; Xiong, H. D.; Edelstein, M. D.; Gundlach, D.; Suehle, H. S.; Richter, C. A.; Hong, W. K.; Lee, T. *J. Appl. Phys.* **2007**, *101*, 044313. - (28) Ju, S.; Chen, P.; Zhou, C.; Ha, Y. G.; Facchetti, A.; Marks, T. J.; Kim, S. K.; Mohammadi, S.; Janes, D. B. *Appl. Phys. Lett.* **2008**, *92*, 243120. - (29) Claeys, C.; Simoen, E.; Mercha, A.; Pantisano, L.; Young, E. J. Electrochem. Soc. 2005, 152, F115–F123. - (30) Min, B; Devireddy, S. P.; Çelik-Butler, Z.; Wang, F.; Zlotnicka, A.; Tseng, H.; Tobin, P. J. *IEEE Trans. Electron Devices* **2004**, 51, 1315–1322. - (31) Kim, S.; Delker, C.; Chen, P.; Zhou, C.; Ju, S.; Janes, D. B. *Nanotechnology* **2010**, 21, 145207. - (32) Yan, R. H.; Ourmazd, A.; Lee, K. F.; Scaling *IEEE Trans. Electron Devices* **1992**, 39, 1704–1710. - (33) Padovani, F. A.; Stratton, R. Solid-State Electron. 1966, 9, 695–707. - (34) Appenzeller, J.; Knoch, J.; Bjork, M. T.; Riel, H.; Schmid, H.; Riess, W. IEEE Trans. Electron Devices 2008, 55, 11. - (35) Siegal, Y.; Glezer, E. N.; Huang, L.; Mazur, E. Annu. Rev. Mater. Sci. 1995, 25, 223–247. - (36) Sundaram, S. K.; Mazur, E. Nat. Mater. 2002, 1, 217-224. - (37) Hsu, W.; Pai, Y.; Meng, F.; Liu, C.; Lin, G. Appl. Phys. Lett. **2009**, 94, 231906. - (38) Ju, S; Lee, K; Yoon, M. H.; Facchetti, A.; Marks, T. J.; Janes, D. B. *Nanotechnology* **2007**, *18*, 155201.